# TRCSTATR, Trace Status Register

The TRCSTATR characteristics are:

### **Purpose**

Returns the trace unit status.

### Configuration

External register TRCSTATR bits [31:0] are architecturally mapped to AArch64 System register TRCSTATR[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_EXT is implemented. Otherwise, direct accesses to TRCSTATR are res0.

### **Attributes**

TRCSTATR is a 32-bit register.

### Field descriptions

| 31302928272625242322212019181716151413121110987 | 6 | 5 | 4 3 | 2 | 1               | 0           |
|-------------------------------------------------|---|---|-----|---|-----------------|-------------|
| RES0                                            |   |   |     |   | <b>PMSTABLE</b> | <b>IDLE</b> |

#### Bits [31:2]

Reserved, res0.

#### PMSTABLE, bit [1]

Programmers' model stable.

| PMSTABLE | Meaning                               |
|----------|---------------------------------------|
| 0b0      | The programmers' model is not stable. |
| 0b1      | The programmers' model is stable.     |

Accessing this field has the following behavior:

- When the trace unit is enabled, access to this field is **UNKNOWN/WI**.
- Otherwise, access to this field is **RO**.

#### IDLE, bit [0]

Idle status.

| IDLE | Meaning                     |
|------|-----------------------------|
| 0b0  | The trace unit is not idle. |
| 0b1  | The trace unit is idle.     |

## **Accessing TRCSTATR**

#### TRCSTATR can be accessed through the external debug interface:

| Component | Offset | Instance |  |  |
|-----------|--------|----------|--|--|
| ETE       | 0x00C  | TRCSTATR |  |  |

This interface is accessible as follows:

- When OSLockStatus(), or !AllowExternalTraceAccess() or ! IsTraceCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.