AArch64
Instructions

Index by Encoding

External Registers

# PMCEID3, Performance Monitors Common Event Identification register 3

The PMCEID3 characteristics are:

### **Purpose**

Defines which Common architectural events and Common microarchitectural events are implemented, or counted, using PMU events in the range 0x4020 to 0x403F.

For more information about the Common events and the use of the PMCEIDn registers, see 'The PMU event number space and common events'.

### **Configuration**

External register PMCEID3 bits [31:0] are architecturally mapped to AArch64 System register PMCEID1 EL0[63:32].

External register PMCEID3 bits [31:0] are architecturally mapped to AArch32 System register <u>PMCEID3[31:0]</u>.

This register is present only when FEAT\_PMUv3\_EXT32 is implemented and FEAT\_PMUv3p1 is implemented. Otherwise, direct accesses to PMCEID3 are res0.

PMCEID3 is in the Core power domain.

### **Attributes**

PMCEID3 is a 32-bit register.

This register is part of the <u>PMU</u> block.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 Dhi31|Dhi30|Dhi29|Dhi28|Dhi27|Dhi26|Dhi25|Dhi24|Dhi23|Dhi22|Dhi21|Dhi20|Dhi19|Dhi18|Dhi17

#### IDhi < n >, bit [n], for n = 31 to 0

IDhi[n] corresponds to Common event (0x4020 + n).

For each bit:

| IDhi <n></n> | Meaning                      |
|--------------|------------------------------|
| 0b0          | The Common event is not      |
|              | implemented, or not counted. |
| 0b1          | The Common event is          |
|              | implemented.                 |

When the value of a bit in the field is 1, the corresponding Common event is implemented and counted.

#### Note

Arm recommends that if a Common event is never counted, the value of the corresponding bit is 0.

A bit that corresponds to a reserved event number is reserved. The value might be used in a future revision of the architecture to identify an additional Common event.

#### Note

Such an event might be added retrospectively to an earlier version of the PMU architecture, provided the event does not require any additional PMU features and has an event number that can be represented in the PMCEID<n> registers of that earlier version of the PMU architecture.

### **Accessing PMCEID3**

#### **Note**

AllowExternalPMUAccess() has a new definition from Armv8.4. Refer to the Pseudocode definitions for more information.

Accesses to this register use the following encodings:

## Accessible at offset 0xE2C from PMU

• When DoubleLockStatus(), or !IsCorePowered(), or OSLockStatus() or !AllowExternalPMUAccess(), accesses to this register generate an error response.

• Otherwise, accesses to this register are **RO**.

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.