AArch64 Instructions Index by Encoding

External Registers

# PMICNTSVR\_EL1, Performance Monitors Instruction Count Saved Value Register

The PMICNTSVR EL1 characteristics are:

#### **Purpose**

Captures the PMU Instruction counter, PMU.PMICNTR ELO.

#### **Configuration**

External register PMICNTSVR\_EL1 bits [63:0] are architecturally mapped to AArch64 System register PMICNTSVR\_EL1[63:0].

This register is present only when FEAT\_PMUv3\_ICNTR is implemented and FEAT\_PMUv3\_SS is implemented. Otherwise, direct accesses to PMICNTSVR EL1 are res0.

#### **Attributes**

PMICNTSVR\_EL1 is a 64-bit register.

This register is part of the **PMU** block.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 ICNT ICNT

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### ICNT, bits [63:0]

Sampled Instruction Count. The value of PMU.PMICNTR\_EL0 at the last successful Capture event.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Accessing PMICNTSVR\_EL1

Accesses to this register use the following encodings:

## Accessible at offset 0x700 from PMU

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.