AArch64
Instructions

Index by Encoding

External Registers

## PMOVS, Performance Monitors Overflow Flag Status register

The PMOVS characteristics are:

## **Purpose**

The unsigned overflow flags for the Cycle Count Register, PMU.PMCCNTR\_ELO, and each of the implemented event counters PMEVCNTR<n>.

## **Configuration**

External register PMOVS bits [63:0] are architecturally mapped to AArch64 System register PMOVSSET\_EL0[63:0] when FEAT\_PMUv3\_EXT64 is implemented, or FEAT\_PMUv3p9 is implemented or FEAT\_PMUv3 ICNTR is implemented.

External register PMOVS bits [63:0] are architecturally mapped to AArch64 System register PMOVSCLR\_EL0[63:0] when FEAT\_PMUv3\_EXT64 is implemented, or FEAT\_PMUv3p9 is implemented or FEAT\_PMUv3\_ICNTR is implemented.

External register PMOVS bits [31:0] are architecturally mapped to AArch32 System register PMOVSSET[31:0].

External register PMOVS bits [31:0] are architecturally mapped to AArch32 System register PMOVSR[31:0].

This register is present only when FEAT\_PMUv3\_EXT64 is implemented. Otherwise, direct accesses to PMOVS are res0.

### **Attributes**

PMOVS is a 64-bit register.

This register is part of the **PMU** block.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36

RESO

C|P30|P29|P28|P27|P26|P25|P24|P23|P22|P21|P20|P19|P18|P17|P16|P15|P14|P13|P12|P11|P10|P9|P8|P7|P6|P5|P4|
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4

### Bits [63:33]

Reserved, res0.

# F0, bit [32] When FEAT\_PMUv3\_ICNTR is implemented:

PMU.PMICNTR EL0 unsigned overflow flag.

| F0  | Meaning                 |
|-----|-------------------------|
| 0b0 | PMU.PMICNTR_EL0 has not |
|     | overflowed.             |
| 0b1 | PMU.PMICNTR_EL0 has     |
|     | overflowed.             |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

### C, bit [31]

Cycle counter unsigned overflow flag.

| С   | Meaning                            |  |  |  |
|-----|------------------------------------|--|--|--|
| 0b0 | The cycle counter has not          |  |  |  |
|     | overflowed since this bit was last |  |  |  |
|     | cleared.                           |  |  |  |
| 0b1 | The cycle counter has overflowed   |  |  |  |
|     | since this bit was last cleared.   |  |  |  |

PMU.PMCR\_EL0.LC controls whether an overflow is detected from unsigned overflow of PMU.PMCCNTR\_EL0[31:0] or unsigned overflow of PMU.PMCCNTR\_EL0[63:0].

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### P < n >, bit [n], for n = 30 to 0

Event counter unsigned overflow bit for PMU.PMEVCNTR<n> EL0.

If PMU.PMCFGR.N is less than 31, bits [30:PMU.PMCFGR.N] are RAZ/WI.

| P <n></n> | Meaning                            |
|-----------|------------------------------------|
| 0b0       | PMU.PMEVCNTR <n>_EL0 has</n>       |
|           | not overflowed since this bit was  |
|           | last cleared.                      |
| 0b1       | PMU.PMEVCNTR <n> EL0 has</n>       |
|           | overflowed since this bit was last |
|           | cleared.                           |

If FEAT\_PMUv3p5 is implemented, MDCR\_EL2.HLP and PMU.PMCR\_EL0.LP control whether an overflow is detected from unsigned overflow of PMU.PMEVCNTR<n>\_EL0[31:0] or unsigned overflow of PMU.PMEVCNTR<n>\_EL0[63:0].

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## **Accessing PMOVS**

Accesses to this register use the following encodings:

## Accessible at offset 0xC90 from PMU

- When DoubleLockStatus(), or !IsCorePowered(), or OSLockStatus() or !AllowExternalPMUAccess(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | External         |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <b>Registers</b> | <b>Registers</b> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.