# PMPIDR1, Performance Monitors Peripheral Identification Register 1

The PMPIDR1 characteristics are:

## **Purpose**

Provides information to identify a Performance Monitor component.

For more information, see 'About the Peripheral identification scheme'.

## **Configuration**

This register is present only when FEAT\_PMUv3\_EXT is implemented and an implementation implements PMPIDR1. Otherwise, direct accesses to PMPIDR1 are res0.

If FEAT\_DoPD is implemented, this register is in the Core power domain. If FEAT\_DoPD is not implemented, this register is in the Debug power domain.

This register is required for CoreSight compliance.

#### **Attributes**

PMPIDR1 is a 32-bit register.

This register is part of the **PMU** block.

## Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 | 3 2 1 0 |
|-----------------------------------------------------------------------|---------|---------|
| RES0                                                                  | DES 0   | PART 1  |

#### Bits [31:8]

Reserved, res0.

#### **DES 0, bits [7:4]**

Designer, least significant nibble of JEP106 ID code. For Arm Limited, this field is 0b1011.

This field has an implementation defined value.

Access to this field is **RO**.

### **PART\_1**, bits [3:0]

Part number, most significant nibble.

This field has an implementation defined value.

Access to this field is **RO**.

## **Accessing PMPIDR1**

Accesses to this register use the following encodings:

## Accessible at offset 0xFE4 from PMU

- When FEAT\_DoPD is implemented and !IsCorePowered(), accesses to this register generate an error response.
- ullet Otherwise, accesses to this register are  ${f RO}.$

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.