# PMPIDR3, Performance Monitors Peripheral Identification Register 3

The PMPIDR3 characteristics are:

## **Purpose**

Provides information to identify a Performance Monitor component.

For more information, see 'About the Peripheral identification scheme'.

## **Configuration**

This register is present only when FEAT\_PMUv3\_EXT is implemented and an implementation implements PMPIDR3. Otherwise, direct accesses to PMPIDR3 are res0.

If FEAT\_DoPD is implemented, this register is in the Core power domain. If FEAT\_DoPD is not implemented, this register is in the Debug power domain.

This register is required for CoreSight compliance.

#### **Attributes**

PMPIDR3 is a 32-bit register.

This register is part of the **PMU** block.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 | 3 2 1 0 |
|-----------------------------------------------------------------------|---------|---------|
| RES0                                                                  | REVAND  | CMOD    |

#### Bits [31:8]

Reserved, res0.

#### REVAND, bits [7:4]

Part minor revision. Parts using PMU.PMPIDR2.REVISION as an extension to the Part number must use this field as a major revision number.

This field has an implementation defined value.

Access to this field is **RO**.

#### **CMOD**, bits [3:0]

Customer modified. Indicates someone other than the Designer has modified the component.

This field has an implementation defined value.

Access to this field is **RO**.

# **Accessing PMPIDR3**

Accesses to this register use the following encodings:

## Accessible at offset 0xFEC from PMU

- When FEAT\_DoPD is implemented and !IsCorePowered(), accesses to this register generate an error response.
- Otherwise, accesses to this register are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.