

# 32 KHz to 156.25 MHz CMOS MEMS OSCILLATOR

#### **Features**

- Wide frequency range: 32 kHz to 125 MHz, 130.25 to 156.25 MHz
- Multiple stability options: ±20, ±30, ±50 ppm
- LVCMOS/LVTTL output
- Low phase jitter: 1.0 ps rms (typ)
- Low period jitter: 1.1 ps rms (typ)
- Continuous supply voltage range: +1.71 V to +3.63 V
- Low power: 1.77 mA (typ)
- No internal PLL
- Output enable
- Selectable power management options including: fast start, low power, and sleep

- User selectable T<sub>R</sub>/T<sub>F</sub> options: 0.7, 1.3, 2.5, 5, 10 ns (typ)
- Glitchless start and stop
- High PSRR
- Excellent short-term stability, longterm aging
- Significantly lower FIT rate than quartz XOs
- Industry standard footprint: 2x2.5, 3.2x5, 5x7 mm
- RoHS compliant. Pb-free
- Short lead times: <2 weeks
- -40 to +85 °C, -20 to +70 °C options

# Ordering Information: See page 10.



Patents pending

#### **Applications**

- Portable media players
- Digital cameras
- Digital camcorders
- Handheld gaming consoles
- Portable storage

- Portable medical devices
- Office automation
- Networking/Communications
- Embedded
- Industrial

## Description

The Si501 MEMS XO utilizes Silicon Laboratories' CMEMS<sup>®</sup> technology to provide frequencies from 32 kHz to 156.25 MHz. Unlike traditional crystal oscillators that require a custom crystal for each unique frequency, the Si501's CMEMS<sup>®</sup> based silicon oscillator technology is capable of producing any frequency across its operating range. CMEMS<sup>®</sup> eliminates the use of crystals, enhancing reliability and improving immunity to shock and vibration. In addition, the Si501 provides superior supply noise rejection, simplifying low jitter clock generation in noisy environments. The Si501 is individually factory-configured and production-tested to guarantee performance and reliability. The Si501 is available with short 2-week lead times.

#### **Functional Block Diagram**



# 1. Electrical Specifications

**Table 1. Recommended Operating Conditions** 

 $V_{DD}$ =1.71 to 3.63 V,  $T_A$ = -40 to 85 °C, unless otherwise specified

| Parameter                                         | Symbol           | Test Condition                                                                                | Min                       | Тур  | Max                       | Unit |
|---------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|------|
| Supply Voltage <sup>1</sup>                       | $V_{DD}$         |                                                                                               | 1.71                      | _    | 3.63                      | V    |
| Dynamic<br>Supply Current                         | I <sub>DD1</sub> | C <sub>L</sub> =4 pF, 3.3 V <sub>DD</sub> , F <sub>CLK</sub> =1.0 MHz<br>Low power option     | _                         | 1.77 | TBD                       | mA   |
|                                                   |                  | C <sub>L</sub> =4 pF, 3.3 V <sub>DD</sub> , F <sub>CLK</sub> =156.25 MHz<br>Low power option  | _                         | 6.5  | TBD                       |      |
|                                                   |                  | C <sub>L</sub> =4 pF, 3.3 V <sub>DD</sub> , F <sub>CLK</sub> =1.0 MHz<br>Low jitter option    | _                         | 4.2  | TBD                       |      |
|                                                   |                  | C <sub>L</sub> =4 pF, 3.3 V <sub>DD</sub> , F <sub>CLK</sub> =156.25 MHz<br>Low jitter option |                           | 8.9  | TBD                       |      |
| Static Supply<br>Current <sup>2</sup>             | I <sub>DD2</sub> | OE = STOP, F <sub>CLK</sub> =1 MHz<br>Output disabled                                         |                           | 1.74 | TBD                       | mA   |
|                                                   |                  | OE = DOZE Output disabled Oscillator in low power mode                                        |                           | 740  | TBD                       | μΑ   |
|                                                   |                  | OE = SLEEP Output disabled Oscillator turned off                                              | _                         | _    | 1                         |      |
| Input High Voltage <sup>3</sup>                   | V <sub>IH</sub>  | OE pin                                                                                        | 0.70 x<br>V <sub>DD</sub> | _    | _                         | V    |
| Input Low Voltage <sup>3</sup>                    | V <sub>IL</sub>  | OE pin                                                                                        | _                         | _    | 0.30 x<br>V <sub>DD</sub> | V    |
| OE Internal Pull<br>Up/Down Resistor <sup>3</sup> | R <sub>I</sub>   |                                                                                               | _                         | 50   | _                         | kΩ   |
| Operating                                         | T <sub>A</sub>   | Extended commercial grade                                                                     | -20                       | _    | 70                        | °C   |
| Temperature                                       |                  | Industrial grade                                                                              | -40                       | _    | 85                        |      |

#### Notes:

- 1. The supply voltage range is continuous from 1.71 to 3.63 V.
- 2. The Si501 supports various power management orderable options. See Ordering Guide section for details.
- 3. Active high and active low polarity OE options available. See Ordering Guide section for details.



**Table 2. Output Clock Frequency Characteristics** 

 $V_{DD}$ =1.71 to 3.6 V,  $T_{A}$ = -40 to 85 °C, unless otherwise specified.

| Parameter              | Symbol            | Test Condition                                                                   | Min    | Тур | Max                            | Unit |
|------------------------|-------------------|----------------------------------------------------------------------------------|--------|-----|--------------------------------|------|
| Frequency              | F <sub>CLK</sub>  |                                                                                  | 0.032  | _   | 125                            | MHz  |
| Range                  |                   |                                                                                  | 130.25 | _   | 156.25                         |      |
| Total Stability*       | F <sub>STAB</sub> | T <sub>A</sub> = -20 to 70 °C                                                    | -20    | _   | +20                            | ppm  |
|                        |                   | $T_A = -20 \text{ to } 70 ^{\circ}\text{C}, -40 \text{ to } 85 ^{\circ}\text{C}$ | -30    | _   | +30                            |      |
|                        |                   | $T_A = -20 \text{ to } 70 ^{\circ}\text{C}, -40 \text{ to } 85 ^{\circ}\text{C}$ | -50    | _   | +50                            |      |
| Startup Time           | T <sub>SU</sub>   | Start time to 1st clock. See Figure 4 for more details.                          | _      | _   | 5                              | ms   |
| Resume Time            | T <sub>RUN</sub>  | From sleep mode                                                                  | _      |     | 5                              | ms   |
|                        |                   | From doze mode                                                                   | _      | ~~/ | 2.55                           |      |
|                        |                   | From stop mode                                                                   | -X     |     | 1.5 x T <sub>CLK</sub> +<br>35 | ns   |
| Output Disable<br>Time | T <sub>D</sub>    | To sleep/doze mode, from output running                                          | (-)    | _   | 225                            | μs   |
|                        |                   | Stop                                                                             |        | _   | 1.5 x T <sub>CLK</sub> +<br>35 | ns   |

\*Note: Factory configurable. Stability budget consists of initial tolerance, operating temperature range, rated power supply voltage change, load change, aging (10 yr aging at 40°C), shock and vibration.



Table 3. Output Clock Levels and Symmetry  $V_{DD}$ =1.71 to 3.63V,  $T_A$ =-40 to 85°C, unless otherwise specified

| Parameter                                  | Symbol                         | Test Condition                                                              | Min                       | Тур | Max                       | Unit |
|--------------------------------------------|--------------------------------|-----------------------------------------------------------------------------|---------------------------|-----|---------------------------|------|
| CMOS Output Logic<br>High                  | V <sub>OH</sub>                | 1 <sup>st</sup> ordering option code: A and H<br>I <sub>OH</sub> = –4 mA    | 0.90 x<br>V <sub>DD</sub> | _   | _                         | V    |
| CMOS Output Logic<br>Low                   | V <sub>OL</sub>                | 1 <sup>st</sup> ordering option code: A and H<br>I <sub>OL</sub> = +4 mA    | _                         | _   | 0.10 x<br>V <sub>DD</sub> | V    |
| CMOS Rise/Fall                             | T <sub>R</sub> /T <sub>F</sub> | 1 <sup>st</sup> ordering option code: A and H                               | TBD                       | 0.7 | TBD                       | ns   |
| Time                                       |                                | $1^{st}$ ordering option code: B and J $Z_0$ =50 $\Omega$ @1.8V             | TBD                       | 1.3 | TBD                       |      |
|                                            |                                | $1^{st}$ ordering option code: C and K $Z_0$ =50 $\Omega$ @2.5V             | TBD                       | 1.3 | TBD                       |      |
|                                            |                                | $1^{st}$ ordering option code: D and L $Z_0$ =50 $\Omega$ @3.3V             | TBD                       | 1.3 | TBD                       |      |
|                                            |                                | 1 <sup>st</sup> ordering option code: E and M                               | TBD                       | 2.5 | TBD                       |      |
|                                            |                                | 1 <sup>st</sup> ordering option code: F and N                               | TBD                       | 5   | TBD                       |      |
|                                            |                                | 1 <sup>st</sup> ordering option code: G and P                               | TBD                       | 10  | TBD                       |      |
| Duty Cycle                                 | DC                             | Drive strength selected such that 20/80% ( $T_R$ and $T_F$ ) <10% of period | 45                        | 50  | 55                        | %    |
| * <b>Note:</b> C <sub>L</sub> =15 pF, 20/8 | 0%                             |                                                                             |                           |     |                           |      |



**Table 4. Output Clock Jitter and Phase Noise** 

 $V_{DD}$  =1.71 to 3.63 V,  $T_A$  =–40 to 85  $^{\circ}C,$  unless otherwise specified.

| Parameter                       | Symbol            | Test Condition                                                                                                                 | Min | Тур | Max | Unit     |
|---------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----------|
| Phase Jitter <sup>1</sup>       | ф                 | 3.3 V<br>F <sub>OFFSET</sub> =1.875 MHz to F <sub>CLK</sub> /2<br>Low Jitter Option<br>1 <sup>st</sup> ordering option code: H | _   | 1.0 | TBD | ps rms   |
|                                 |                   | 3.3 V<br>F <sub>OFFSET</sub> =1.875 MHz to F <sub>CLK</sub> /2<br>Low Power Option<br>1 <sup>st</sup> ordering option code: A  |     | 2.4 | TBD |          |
| Period Jitter <sup>2</sup>      | J <sub>PRMS</sub> | 3.3 V<br>Low Jitter Option<br>1 <sup>st</sup> ordering option code: H                                                          | -   | 1.1 | TBD | ps rms   |
|                                 |                   | 3.3 V<br>Low Power Option<br>1 <sup>st</sup> ordering option code: A                                                           |     | 2.4 | TBD |          |
| Period Jitter <sup>2</sup>      | Јеркрк            | 3.3 V Low Jitter Option 10K samples 1st ordering option code: H                                                                | _   | TBD | TBD | ps pk-pk |
|                                 |                   | 3.3 V<br>Low Power Option<br>10K samples<br>1 <sup>st</sup> ordering option code: A                                            | _   | TBD | TBD |          |
| Additive RMS                    | J <sub>PSR</sub>  | 10 kHz sinusoidal noise                                                                                                        | _   | TBD |     | ps rms   |
| Jitter Due to<br>External Power |                   | 100 kHz sinusoidal noise                                                                                                       | _   | TBD | _   |          |
| Supply Noise <sup>3</sup>       |                   | 500 kHz sinusoidal noise                                                                                                       | _   | TBD |     | ]        |
|                                 |                   | 1 MHz sinusoidal noise                                                                                                         | _   | TBD | _   |          |

#### Notes:

- 1. Applies to output frequencies: 100, 106.25, 125, 148.35165, 148.5, 150, 155.52, 156.25 MHz.
- 2. Applies to output frequencies: 74.17582, 74.25, 75, 77.76, 106.25, 125, 148.35165, 148.5, 150, 155.52, 156.25 MHz.
- 3. F<sub>CLK</sub> = 156.25 MHz. Increase in jitter on output clock due to +50 mVpp sine wave noise added to VDD = 3.3 V . Refer to AN491. 1st ordering option code: A or H, T<sub>R</sub>/T<sub>F</sub>=0.7 ns.

**Table 5. Environmental Compliance and Package Information** 

| Parameter                  | Test Condition           |
|----------------------------|--------------------------|
| Mechanical Shock           | MIL-STD-883, Method 2002 |
| Mechanical vibration       | MIL-STD-883, Method 2007 |
| Solderability              | MIL-STD-883, Method 2003 |
| Temperature cycle          | JESD22, Method A104      |
| Resistance to solder heat  | MIL-STD-883, Method 2036 |
| Moisture sensitivity level | 3                        |
| Contact pads               | TBD                      |

#### **Table 6. Thermal Conditions**

| Parameter           | Symbol        | Test Condition                    | Value | Unit |
|---------------------|---------------|-----------------------------------|-------|------|
| Thermal Resistance  | $\theta_{JA}$ | 5x7 mm <sup>2</sup> , still air   | TBD   | °C/W |
| Junction to Ambient |               | 3.2x5 mm <sup>2</sup> , still air | TBD   |      |
|                     |               | 2x2.5 mm <sup>2</sup> , still air | TBD   |      |

# Table 7. Absolute Maximum Limits<sup>1</sup>

| Parameter                                                                 | Symbol            | Rating                           | Unit |
|---------------------------------------------------------------------------|-------------------|----------------------------------|------|
| Maximum Operating Temperature                                             | T <sub>MAX</sub>  | 85                               | °C   |
| Storage Temperature                                                       | T <sub>S</sub>    | -55 to +125                      | °C   |
| Supply Voltage                                                            | V <sub>DD</sub>   | -0.5 to +3.8                     | V    |
| Input Voltage                                                             | V <sub>IN</sub>   | –0.5 to V <sub>DD</sub><br>+0.3V | V    |
| ESD Sensitivity (JESD22-A114)                                             | НВМ               | 2000                             | V    |
| ESD Sensitivity (CDM)                                                     | CDM               | 500                              | V    |
| Soldering Temperature (Pb-free profile) <sup>2</sup>                      | T <sub>PEAK</sub> | 260                              | °C   |
| Soldering Temperature at T <sub>PEAK</sub> (PB-free profile) <sup>2</sup> | T <sub>P</sub>    | 20–40                            | S    |
| Maximum Junction Temperature                                              | TJ                | 125                              | °C   |

#### Notes:

- 1. Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability.
- 2. The device is compliant with JEDEC J-STD-020.



## 2. Typical Applications Circuit

#### 2.1. Fast Rise/Fall Time with Series Termination Resistor Eliminated

1st ordering option codes: B, C, D, J, K, and L



Figure 1. Si501 with Series Termination Resistor Eliminated

#### 2.2. Fast Rise/Fall Time with Series Termination Resistor

1st ordering option codes: A and H



Figure 2. SI501 with Series Termination Resistor

## 2.3. Slow Rise/Fall Time (EMI Reduction)

1st ordering option codes: E, F, G, M, N, and P



Figure 3. Si501 with Slow Rise/Fall Time



# 3. Functional Description

#### 3.1. AC Waveforms



Figure 4. Power On Time



Figure 5. AC Waveform

### 3.2. Output Enable, Power-Down, and Wake Time

**Table 8. Output Enable and Power Mode** 

| Power Mode | Output Disable<br>State | Internal Oscillator<br>State | Maximum Wake<br>Time           | Maximum CLK<br>Disable Time    |
|------------|-------------------------|------------------------------|--------------------------------|--------------------------------|
| Stop       | Hi-Z                    | On                           | 1.5 x T <sub>CLK</sub> + 35 ns | 1.5 x T <sub>CLK</sub> + 35 ns |
| Doze       | Hi-Z                    | On (Low power mode)          | 2.55 ms                        | 225 μs                         |
| Sleep      | Hi-Z                    | Off                          | 5 ms                           | 225 μs                         |

#### Notes:

- 1. If OE changes value, the new value must stay stable for the maximum duration of the event the OE change invoked ( $T_{RUN}$  time for different modes). 2.  $T_{CLK} = 1/F_{CLK}$



# 4. Pin Descriptions



Figure 6. Si501

**Table 9. Pin Description** 

| Pin | Name            | Function                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | OE              | Output enable. When OE is disabled, the output enters into Hi-Z after completing the last cycle glitch-free. When OE is enabled, the output is active. OE supports multiple factory-customized power-down options including stop, doze, and sleep. Active high and active low options are available. See the Ordering Guide section for details. |
| 2   | GND             | Ground.                                                                                                                                                                                                                                                                                                                                          |
| 3   | CLK             | Output clock.                                                                                                                                                                                                                                                                                                                                    |
| 4   | V <sub>DD</sub> | Power supply. Bypass with a $0.1 \mu F$ capacitor placed as close to the $V_{DD}$ pin as possible.                                                                                                                                                                                                                                               |



## 5. Ordering Guide

The Si501 supports a wide variety of configuration options including frequency, stability, jitter/power, rise/fall time, and multiple power-down states. Specific device configurations are programmed at time of shipment. Configurations can be specified using the Part Number Configuration chart below. A web-based utility will be availlable to simplify device customization. The Si501 CMEMS® XO series is supplied in industry-standard, RoHS compliant, lead-free 5x7, 3.2x5, and 2x2.5 mm footprints. Tape and reel packaging is an ordering option.



- 2. Output impedance is 50 ohms, series termination resistor not needed.
- 3 Recommended for FMI sensitive applications series termination resistor not needed.
- 4. -20 to +70°C only.
- Active high inputs contains a pull-up, and active low inputs contains a pull-down.

**Figure 7. Part Number Syntax** 

Example of an orderable part number: 501AAA156M250AAGR represents a -40 to +85°C, 1.8 to 3.3V, 156.25 MHz ± 50 ppm 5 x 7 mm LVCMOS MEMS XO with active high output enable.



# 6. Package Outline





# 7. Top Markings

# 7.1. 7.0 x 5.0 Top Marking



# 7.2. 7.0 x 5.0 Top Marking Explanation

| Mark Method:    | Laser                                       |                                                                                                      |
|-----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|
| Font Size:      | 2.0 Point (28 mils)<br>Right-Justified      |                                                                                                      |
| Line 1 Marking: | TTTTTT=Mfg Code                             | Manufacturing Code from the Assembly Purchase Order form.                                            |
| Line 2 Marking  | Circle=0.5 mm Diameter Lower-Left Justified | Pin 1 Identifier                                                                                     |
|                 | YY=Year<br>WW=Work Week                     | Assigned by the Assembly House.<br>Corresponds to the year and work<br>week of the assembly release. |



# 7.3. 3.2 x 4.0 Top Marking



# 7.4. 3.2 x 4.0 Top Marking Explanation

| Mark Method:    | Laser                                    |                                                                                                |
|-----------------|------------------------------------------|------------------------------------------------------------------------------------------------|
| Font Size:      | 0.60mm<br>Right-Justified                |                                                                                                |
| Line 1 Marking: | TTTTTT=Trace Code                        | Manufacturing Code from the Assembly Purchase Order form.                                      |
| Line 2 Marking: | Circle=0.5 mm Diameter<br>Left-Justified | Pin 1 Indicator                                                                                |
|                 | YY=Year<br>WW=Work Week                  | Assigned by the Assembly House.<br>Corresponds to the year and work<br>week of the build date. |



# 7.5. 2.0 x 2.5 Top Marking



# 7.6. 2.0 x 2.5 Top Marking Explanation

| Mark Method:    | Laser                                   |                                                                                                |
|-----------------|-----------------------------------------|------------------------------------------------------------------------------------------------|
| Font Size:      | 0.50 mm<br>Right-Justified              |                                                                                                |
| Line 1 Marking: | TTTT=Trace Code                         | Last 4 digits of Manufacturing<br>Code from the Assembly<br>Purchase Order form.               |
| Line 2 Marking: | Circle=0.3mm Diameter<br>Left-Justified | Pin 1 Indicator                                                                                |
|                 | Y=Year<br>WW=Work Week                  | Assigned by the Assembly House.<br>Corresponds to the year and work<br>week of the build date. |



# Notes:





## **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.



