

## Si5338 Datasheet Addendum

## **Device Specification Summary for Si5338C-B02268-GM**

Created on: Tuesday, May 14, 2013 3:14 PM automatically by DatasheetAddendumGenerator 1.2 (Build: 4/4/12)

## I<sup>2</sup>C-PROGRAMMABLE ANY-FREQUENCY, ANY-OUTPUT QUAD CLOCK GENERATOR

| Input Type: CLKIN = Crystal, FDBK = OFF                 |                           |                      |       |                             |  |
|---------------------------------------------------------|---------------------------|----------------------|-------|-----------------------------|--|
| Input Frequency: 25.000000000 MHz                       |                           |                      |       | Device Pinout               |  |
|                                                         |                           |                      | Pin # | Description                 |  |
| Output Clock Configuration:                             |                           |                      | 1     | CLKIN / XA                  |  |
| CLKOA/B: 156.250000000 MHz, 2.5V LVDS.                  |                           |                      | 2     | CLKINB / XB                 |  |
| CLK1A/B: 125.000000000 MHz, 2.5V LVDS.                  |                           |                      | 3     | CLKIN                       |  |
| CLK2A/B: 125.000000000 MHz, 2.5V LVDS.                  |                           |                      | 4     | I2C_LSB                     |  |
| <b>CLK3A/B:</b> 50.000000000 MHz, 2.5V CMOS on A and B. |                           |                      | 5     | FDBK                        |  |
|                                                         |                           |                      | 6     | FDBKB                       |  |
| Output Enable Control                                   |                           |                      | 7     | VDD                         |  |
| <u>Enabled</u>                                          | Clock                     | <b>Disable State</b> | 8     | INTR                        |  |
| Enabled                                                 | CLK0A/B                   | StopLow              | 9     | CLK3B                       |  |
| Enabled                                                 | CLK1A/B                   | StopLow              | 10    | CLK3A                       |  |
| Enabled                                                 | CLK2A/B                   | StopLow              | 11    | VDDO3                       |  |
| Enabled                                                 | CLK3A/B                   | StopLow              | 12    | SCL                         |  |
|                                                         |                           |                      | 13    | CLK2B                       |  |
| Default I2C address:                                    |                           |                      | 14    | CLK2A                       |  |
| 0x70 3.3V/2.5V                                          |                           |                      | 15    | VDDO2                       |  |
|                                                         |                           |                      | 16    | VDDO1                       |  |
| Spread Spectrum Profile:                                |                           |                      | 17    | CLK1B                       |  |
| Disabled                                                |                           |                      | 18    | CLK1A                       |  |
|                                                         |                           |                      | 19    | SDA                         |  |
| Frequency & Phase Adjust Configuration:                 |                           |                      | 20    | VDD00                       |  |
| <u>Clock</u>                                            | Initial Phase Offset (ns) | PINC Step Size (ns)  | 21    | CLKOB                       |  |
| CLKOA/B                                                 | 0.00                      | 0.00                 | 22    | CLKOA                       |  |
| CLKUA/B<br>CLK1A/B                                      | 0.00                      | 0.00                 | 23    | GND                         |  |
| CLK1A/B<br>CLK2A/B                                      | 0.00                      | 0.00                 | 24    | VDD                         |  |
|                                                         | 0.00                      | 0.00                 | PAD   | PAD.                        |  |
| CLK3A/B                                                 | 0.00                      | 0.00                 |       | Must be grounded for proper |  |
|                                                         |                           |                      |       | device operation.           |  |
|                                                         |                           |                      |       |                             |  |
|                                                         |                           |                      |       |                             |  |

This datasheet addendum is provided as supplemental information to the Si5338 datasheet available from www.silabs.com/timing.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.