#### SECOND SEMESTER 2020-21 COURSE HANDOUT

Date: 16.08.2021

In addition to part I (General Handout for all courses appended to the Time table) this portion gives further specific details regarding the course.

Course No : EEE/INSTR F244

Course Title : Microelectronic Circuits

Instructor-in-Charge : ANU GUPTA : Samtha Benedict

Tutorial/Practical Instructors: Nitin Chaturvedi, Pankaj Arora, Sharda Tripathi, K. Babu Ravi Teja,

Samtha Benedict

1. Course Description: Basic microelectronic circuit analysis and design, biasing in discrete and integrated circuit amplifiers, an overview of modeling of microelectronic devices single and two transistor amplifier configurations with passive and active loads; current mirrors & current sources; single-ended and differential linear amplifiers, differential and multistage amplifiers; 2 stage CMOS OPAMP, frequency response of amplifiers; negative feedback in amplifiers, R-C frequency compensation.

### 2. Scope and Objective of the Course:

The objective of this course is to develop an ability to analyze and design integrated electronic circuits. The course aims at thorough understanding of electronic circuits & building blocks necessary for effective realizations of integrated circuits. The course also includes the usage of SPICE as a circuit design aid.

Objectives of the Course:

- Understand device modelling, two port network models, amplifier characterization parameters
- Understand the necessity of and techniques to set DC bias, Quiescent point location for different types of amplifiers.
- Understand analysis and synthesis of different single/ multi stage amplifiers and their characterization.
- Practice EDA tools in design of amplifiers.
- **3. Text Book:** Adel. S. Sedra, Kenneth C Smith, "Microelectronic Circuits", Oxford University Press, Seventh Edition.

#### 4. Reference Books:

*Prime Reference Book/s*: Behzad Razavi, "Design of Analog CMOS Integrated Circuits", TATA McGRAW Hill, 2001.

#### Other reference books:

- a. Richard. C. Jaeger, "Microelectronic Circuit Design", Tata McGraw-Hill Companies Inc., International Edition.
- b. R.Jacob.Baker, Harry.W.Li, David.Boyce, "CMOS circuit Design Layout and simulation." IEEE Press series on Microelectronic Systems, PHI.



# 5. Course Plan:

| Approx. No. of Lecture s | Module                                                                                                                    | Lecture Session                                                                                                                                                            | Reference<br>From the Text Book<br>(Article)                           | Learning Outcomes Student will be able to                                        |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 1                        | Introduction Review of circuit analysis techniques: Superposition, Thevenin and Norton Theorems.                          | Review of circuit analysis techniques                                                                                                                                      | Revision from previous courses                                         | Strengthening of concepts of previous courses                                    |
| 3                        | Two Port Networks: Z,Y,H,G,ABCD, Cascaded networks.                                                                       | Theory of two port network models                                                                                                                                          | Reference Book ( c)                                                    | Understanding/<br>configuration of two port<br>network models of any<br>circuit. |
| 4                        | Introduction to Amplifiers                                                                                                | Basic performance<br>measures of Amplifiers, )<br>Amplifiers: Terminology,<br>Topologies, concept of<br>stability and negative<br>feedback (qualitative<br>treatment only) | <b>Text</b> chapter-1 1.4, 1.5, 1.6<br>Text Ch 6                       | Characterize an Amplifier performance                                            |
| 3                        | Basic building blocks: BJT , MOSFET , operation region and small signal models. Revision of MOSFET/ BJT devices operation | Models of MOSFET, Overview-physics of MOSFET, BJT                                                                                                                          | <b>Text</b> Ch- 4, 5<br>Prime Ref -chapter 2                           | Understand MOS/BJT<br>device characteristics,<br>models                          |
| 10                       | DC Biasing and Bias point stability: Biasing using                                                                        | Voltage biasing and current biasingPassive and active current mirrors.                                                                                                     | Prime Ref —ch. 3, 5<br>ch. 7,<br><b>Text</b> Ch. 6 Ch 7—<br>7.1 – 7.3, | Design basic IC<br>MOSFET Amplifier                                              |
|                          | resistors, current<br>mirrors (basic,<br>cascode, low                                                                     | Integrated circuit BJT<br>Amplifiers, frequency<br>response and BJT models                                                                                                 | Text Ch 6<br>Ch. 6                                                     | Differentiate between Discrete and IC BJT Amplifier Design                       |
|                          | voltage cascode) Single stage amplifier design Frequency response                                                         | Integrated circuit MOSFET Amplifier circuits, and Frequency response                                                                                                       | Prime Ref Ch. 3, 6 Text Ch. 6, 7, 9                                    | Designing of DC bias circuits                                                    |
|                          | of amplifiers                                                                                                             |                                                                                                                                                                            |                                                                        |                                                                                  |

| 9        | Differential                | Differential amplifiers               | Prime Ref -Ch. 4    | Designing differential                          |
|----------|-----------------------------|---------------------------------------|---------------------|-------------------------------------------------|
|          | Amplifier                   |                                       | TextCh.7            | amplifiers                                      |
|          | 36.12.                      | 0 1 1 1 110                           | 7. 7.1.0            | <b>5</b>                                        |
|          | Multistage high             | Operational Amplifiers                | Prime Ref ch-9      | Design and                                      |
|          | gain Operational Amplifiers | design                                | Text Ch.9           | characterization of an integrated OP-AMP        |
|          | Ampinicis                   |                                       |                     | integrated Of -Aivii                            |
|          |                             |                                       |                     |                                                 |
|          |                             |                                       |                     |                                                 |
| 10       |                             |                                       |                     |                                                 |
| 10       | Feedback                    | Impact of negative                    | Prime Ref ch-8      | Apply Concept of                                |
|          | Amplifiers                  | feedback on performance of amplifiers | Text Ch. 10         | feedback in feedback amplifier-design, analysis |
|          | Stability                   | or amplifiers                         |                     | ampimer-design, anarysis                        |
|          |                             | Stability & frequency                 | Prime Ref ch10, 7   | Apply Techniques for                            |
|          | Feedback                    | compensation in OP AMP,               | Text Ch-10          | stability of opamp in                           |
|          | topologies                  | Noise (only qualitative)              |                     | feedback mode.                                  |
|          |                             | Configuration of Feedback             |                     |                                                 |
|          |                             | amplifiers                            | Text Ch-12          |                                                 |
| 2        | Opamp applications          | Example/s of integrated               | Filter, oscillator, | Building of electronic                          |
|          |                             | electronic systems— An                | signal generator,   | systems                                         |
|          |                             | overview                              | wave shaping        |                                                 |
|          |                             |                                       | circuits, tuned     |                                                 |
| 12 40401 |                             |                                       | amplifiers          |                                                 |
| 42 total |                             |                                       |                     |                                                 |

## **6. Evaluation Scheme:**

| Component                                 | Duration                                | Marks/<br>Weightage<br>(%) | Date & Time                                                  | Nature of component<br>(Close Book/ Open Book) |
|-------------------------------------------|-----------------------------------------|----------------------------|--------------------------------------------------------------|------------------------------------------------|
| Mid-Semester Test                         | 90 Min.                                 | 90<br>(30%)                | <test_1></test_1>                                            | OB                                             |
| Regular Quiz<br>(Weekly Tutorial<br>hour) | Regular                                 | 50<br>(16.6%)              | Spread throughout the semester                               | OB                                             |
| SPICE Assignments and/ or quiz,           | Spread<br>throughout<br>the<br>semester | 55<br>(18.3%)              | To be announced and conducted/ evaluated during the semester | OB                                             |
| Comprehensive<br>Examination              | 2 Hr.                                   | 105<br>(35%)               | <test_c></test_c>                                            | OB/CB                                          |

- **7. Chamber Consultation Hour**: To be announced in the class. May Contact IC to fix a time. Email--anug@pilani.bits-pilani.ac.in
- **8. Notices:** All notices related to the course will be put on the **EEE** Notice board/ NALANDA (online portal).
- 9. Make-up Policy: Makeup will be given only on genuine basis. Prior permission from instructor is necessary
- 10. Note (if any):

Instructor-in-charge Course No. EEE/INSTR F244