# **Processes**

### **Indian Statistical Institute**

# 1 Computer Organisation: quick review



### Where is a program stored?

- The program itself (both the plain-text source (say program.c) and the executable file (say a.out generated by the compiler from the source) reside on the hard disk.
- The executable a.out has to be *loaded* (copied) into memory before it can be executed.
- Address space  $\triangleq$  region of memory occupied by a running program
- Address space typically consists of the following sections (see picture above):
  - code: stores the sequence of machine instructions generated by the compiler from program. c
  - *data*: stores all global variables
  - stack: stores all local variables
  - heap: used for dynamic memory management (e.g., via malloc(), free())

In x86 processors, an address (memory location) consists of two parts: the first part specifies which of the the above sections the location belongs to, and the second part specifies the offset (or serial number of the location) *within* that section. More details about this addressing scheme will be discussed in the Memory Management chapter, but the notion of a 2-part address will be needed to understand some of the details given below.

### Running a program

- Each instruction is a sequence of 0s and 1s.
- *Opcode* ≡ part of the above sequence that specifies what operation is to be performed (other parts of the sequence may specify *operands*, e.g., as register numbers, memory locations)
- The circuit in the CPU continuously executes the following sequence of 3 steps in hardware:
  - FETCH: the control unit within the CPU copies an instruction from memory into the CPU.

- DECODE: 'understands' what the instruction is supposed to do, and which parts of the CPU circuit need to be activated.
- EXECUTE: actually does the specified operation.

See Section 2 for a slightly more detailed version of the above FETCH-DECODE-EXECUTE cycle.



### Additional references:

https://ee.usc.edu/~redekopp/cs356/slides/CS356Unit4\_x86\_ISA.pdf, slides 4-18 https://youtu.be/jx-w2o-Lj8g



### Activation / call stack

- Activation records are also called *stack frames*.
- Additional code required to push and pop ARs is inserted by the compiler when it translates function calls / returns.

Example:

```
When translating this
                             high-level code, the compiler
                             will insert additional machine
char *s = "Hello";
                             instructions (called the calling
                             sequence) to allocate space
for (i = 0; i < 3; i++) {</pre>
                             on the stack above the AR for
    printf(s);
                             main() to store the AR for
                             printf(). Similarly, another
}
                             sequence of instructions
                             (called the return sequence) is
                             generated for handling the
                             return from printf() to
                             main().
```

 Memory occupied by a stack frame is not necessarily deallocated / cleared after the corresponding function returns.

## 2 Processor modes



On x86 processors, the current mode / privilege level is actually stored in the %cs (code segment) register, but we may ignore this detail for now.



The above slide shows a very simplified example of how the processor might enforce restrictions. Suppose the processor architect adopts the convention that opcodes for privileged instructions start with 1, and the remainder start with 0. While processing the instruction, the hardware can check whether the mode bit in the PSW is "compatible" with the first bit of the opcode: if it is, execution proceeds as usual; otherwise, an exception can be raised (see below).



### Synchronous vs. asynchronous events

- For synchronous events, the position of the PC is predictable / well-defined. In other words, if a process *P* switches to kernel mode synchronously because of a system call or an exception, then it will do so at the same point in the execution of the program every time it is run (provided, of course, that the data / input values remain the same).
- Asynchronous events are caused by "external" factors, so the PC may be pointing to any arbitrary instruction of the program when the even occurs. For example, every time a user types a key, or moves the mouse, or a packet arrives over the network, an interrupt is generated. These events may not have any connection to the program that is running when the event occurs.

For analogous reasons, system calls and exceptions are said to be handled in *process context*, because the work that the kernel does is related to the process that caused the mode switch. In contrast, when an interrupt arrives, the work that the kernel does to handle the interrupt may not be related to the process running at that time, so it is said to service the interrupt in *system context*.



NOTE: The instruction that causes a mode switch cannot be privileged. If it were, then a process in user mode would not be permitted to execute the instruction, and would never be able to enter kernel mode. The mode switch instruction switches mode **and** simultaneously jumps to a location within the kernel. So, after the mode switch, kernel code is running, not the original user program. Thus, any user program can switch to kernel mode by running this unprivileged instruction, but cannot control what happens after the mode switch.

### Mode switching: examples



- Processes  $P_i$  and  $P_j$  call scanf() / fprintf(), which involves reading from the keyboard device / writing to a file on the hard disk. These are "potentially dangerous" operations, so the code for scanf() / fprintf() makes a system call to the kernel with a read / write request. Once the kernel gets control, its activities need not be limited to only servicing the request; it can take care of any work related to system management. Specifically, it can decide that some other process  $P_k$  needs to run, and temporarily stop  $P_i$  or  $P_j$  and switch to  $P_k$  instead.
- In contrast, consider the code below.

```
int i = 0;
while (1) i++;
printf("%d\n", i);
```

A process corresponding to the above code runs an infinite loop at line 2, which does not involve any system calls or exceptions. Nevertheless, this process cannot monopolise the processor: because the timer device sends interrupts to the CPU at regular intervals, the processor is guaranteed to switch to kernel mode periodically, allowing the OS to gain control.

**Updated description of FETCH-DECODE-EXECUTE cycle:** During the FETCH stage, the processor first checks the incoming INTR line (wire) to determine whether an interrupt has arrived. If so, the control unit fetches the next instruction from a designated location in kernel code (see Section 3 for details about how the location is determined), instead of the instruction pointed to by the PC/IP register.



Usually, multiple devices are connected to an Interrupt Controller circuit (or an Advanced Programmable Interrupt Controller in modern multi-processor systems), which in turn is connected to the CPU. The Interrupt Controller receives signals from devices and conveys the interrupt to the CPU via the INTR line.

# 3 System calls, exceptions, interrupts

### **Interrupt Descriptor Table (IDT)**





NOTE: To begin executing kernel code, a process must start from one of these entry points.

### What happens inside the processor during a mode switch?

The CPU hardware executes roughly the same sequence of actions for system calls, exceptions and interrupts, i.e., the sequence described below may be initiated by an explicit instruction (int), or by hardware itself because (i) it detects an error / exception, or (ii) an interrupt has arrived via the INTR pin of the processor.



### User stack vs. kernel stack

The int instruction cannot use the user stack to save values, because the process may not have a valid stack pointer; instead, the hardware uses the stack specified in the task segment, which is set by the kernel.

An operating system can use the <u>iret</u> instruction to return from an <u>int</u> instruction. It pops the values saved during the <u>int</u> instruction from the stack, and resumes execution at the saved PC.











### **Interrupt handling**

Interrupts can come anytime, when the kernel may want to finish something else it was trying to do. The kernel's goal is therefore to get the interrupt out of the way as soon as possible and defer as much processing as it can. For instance,

The activities that the kernel needs to perform in response to an interrupt are thus divided into a critical urgent part that the kernel executes right away and a deferrable part that is left for later.



# 4 Process context













# Process context: constituents (contd.) Second Stack has to be separate for each process stores activation records of kernel procedures when process is executing in kernel mode empty when process is executing in user mode Address translation maps Control information – data structures used to store administrative information about processes proc structure – in kernel space (always visible to kernel) u area – in process space (visible only for running process) Environment variables set of strings of the form VARIABLE=value usually stored at bottom of stack











### Digression: confusing terminology

### **Process Control Block (PCB)**

According to the textbook (Section 3.1.3): Each process is represented in the operating system by a process control block. This seems to suggest that the PCB corresponds to item 5 (Control information) in the list of constituents that make up a process context. In other words, it corresponds to a combination of the proc structure and the u area. This is consistent with the description in the infobox titled "PROCESS REPRESENTATION IN LINUX" under Section 3.1.4, which reads: The process control block in the Linux operating system is represented by the C structure task\_struct...

According to Vahalia (Sections 2.3.2, 2.3.4, 5.1), the PCB is a special part of the u area that saves the hardware context (i.e., the values of all registers) of a process at the time of a process switch.

# 5 Process switching









**How much time does a context switch take?** Typical times range from a few milliseconds to a few microseconds.



# 6 Process related system calls



```
Process creation

Syntax: pid = fork();
    pid - PID of child process (parent)
    pid - 0 (child)

Usage

pid = fork();
    if (pid < 0) exit(1);
    if (pid == 0) {
        /* child process executes this code */
    }
    else {
        /* parent process executes this code */
    }
}
```











# Process termination 6 Change process state to ZOMBIE and put proc on zombie process list. 7 Assign parent PID of all live child processes to 1 (init); if any child process is ZOMBIE, current process sends init a SIGCHLD, init deletes proc structure for the process. 8 Send SIGCHLD to parent process. 9 Jump to context switch code.













