# **Computer Architecture CS322 Lab 7 Report**

Name: Chandrawanshi Mangesh Shivaji

Roll Number: 1801CS16

Date: 31/10/2020

Task 1: Using blocks given blocks and other glue logic, implement single cycle RISC processor Instructions (given 32-bit reg file and 32-bit, memory blocks, ALU).

(a) sw \$6, 68(\$3)

## **Encoding of the Instruction: -**

\$6 => \$a2

68 => 0x0044

\$3 => \$v1

sw a2 0x0044 v1

Binary: 10101100011001100000000001000100

Hex: 0xAC660044

| 31 2   | 6 2 5 2 1 | 20 16 | 15 0            |
|--------|-----------|-------|-----------------|
| SW     | V1        | a2    | offset          |
| 101011 | 00011     | 00110 | 000000001000100 |
| 6      | 5         | 5     | 16              |

### SW

Store Word

Format:

SW rt, offset(base) [I-type]

| 31 26        | 25 21 | 20 16 | 5 1 5  |
|--------------|-------|-------|--------|
| SW<br>101011 | base  | rt    | offset |
| 6            | 5     | 5     | 16     |

Purpose:

To store a word to memory.

Description:

memory[base+offset] <- rt

Used Hex Encoding: <u>0xAC660044</u>

# **Logisim Implementation**:



Stores value at given memory location (here, M[\$3+68]) from source register (here, \$6).

## (b) addi \$2, \$0, 5

## **Encoding of the Instruction: -**

\$2 => \$v0

5 => 0x0005

\$0 => \$zero

## addi v0 zero 0x0005

Binary: 001000000000010000000000000101

Hex: 0x20020005

| 31 2   | 26 25 21 | 20 16 | 15 0           |
|--------|----------|-------|----------------|
| ADDI   | zero     | v0    | immediate      |
| 001000 | 00000    | 00010 | 00000000000101 |
| 6      | 5        | 5     | 16             |

### ADDI

### Add Immediate Word

### Format:

ADDI rt, rs, immediate [I-type]

| 31 26          | 25 21 | 20 16 | 15        | 0 |
|----------------|-------|-------|-----------|---|
| ADDI<br>001000 | rs    | rt    | immediate |   |
| 6              | 5     | 5     | 16        |   |

#### Purpose:

To add a constant to a 32-bit integer. If overflow occurs, then trap.

### Description:

rt <- rs + immediate

Used Hex Encoding: <u>0x20020005</u>

# **Logisim Implementation:**



Adds immediate value (here,5) to source register (here, \$0) and then stores the sum back to target register (here, \$2)

## (c) ori \$2, \$0, 5

# **Encoding of the Instruction: -**

\$2 => \$v0

5 => 0x0005

\$0 => \$zero

## ori v0 zero 0x0005

Binary: 0011010000000100000000000000101

Hex: 0x34020005

| 31 | . 26          | 25 21         | 20 16       | 15 0                        |
|----|---------------|---------------|-------------|-----------------------------|
|    | ORI<br>001101 | zero<br>00000 | v0<br>00010 | immediate<br>00000000000101 |
|    | 6             | 5             | 5           | 16                          |

## ORI

## Or Immediate

Format:

ORI rt, rs, immediate [I-type]

| 31 | 26            | 25 21 | 20 | 16 15  | 0   |
|----|---------------|-------|----|--------|-----|
|    | ORI<br>001101 | rs    | rt | immedi | ate |
|    | 001101        |       |    |        |     |
| •  | 6             | 5     | 5  | 16     |     |

Purpose:

To do a bitwise logical OR with a constant.

Description:

rd <- rs OR immediate

Used Hex Encoding: 0x34020005

# **Logisim Implementation:**



Performs or with immediate value (here,5) for source register (here, \$0) and then stores the result back to target register (here, \$2)