## [A. pen IC] FFT-32 Hardware module.

## **Abstract:**

This article, I present the hardware module implementation of Fast Fourier transform (FFT).

First, the FFT algorithm is explained in detail. Next, the design of constant values (Twiddle factors) are done by MATLAB.

Finally, the throughput performance is analyzed in mathematical and compared with a test-bench result.

Following FFT HW module parameters will be used through the article.

• FFT length: 32

• FFT algorithm: Decimation-in-frequency (DIF) Radix-2 Butterfly FFT.

• Processor architecture: Single-path delay-feed back (SDF) pipeline processor architecture.







## **Outline:**

The outline of attachment is as follows,

■ The role and position of FFT HW module.

Mathematical analysis of DFT FFT.
Explanation of DIF radix-2 butterfly FFT algorithm.

Explanation of a simple FFT processor architecture: specified for 8 points FFT.

Explanation of SDF pipeline processor architecture: specified for 8 points FFT.

Twiddle factors, Reordering modules are designed by attached MATLAB scripts.

Sub modules:

Radix-2 butterfly: radix2.v.

ROM modules: ROM\_2.v, ROM\_4.v, ROM\_8.v, ROM\_16.v

Shift modules: shift\_1.v, shift\_2.v, shift\_4.v, shift\_8.v, shift\_16.v.

■ Top module: FFT.v FFT\_tb.v. Test bench:











BRs,

SoC, mducng