# General purpose band-gap reference with N-well resistors at VDD=3.3v, Vbgp=1.2v:Status

Manoj Sharma

Department of ECE
Bharati Vidyapeeth's College of Engineering
Paschim Vihar, New Delhi-110063, India
manojs11@gmail.com

Abstract— In this work update on the implementation of general purpose band-gap reference is provided. Author have implemented the band-gap reference circuit using SkyWater PDK. Different ways of implementations are depicted in the prior art. In this work an, all MOS transistor band-gap reference circuit is considered for implementation. Different analysis are done onto the circuit. Further work is to optimize the circuit to achieve the desired spees.

Keywords— band-gap reference, PTAT, CTAT, start up circuit, trimming circuit

# I. INTRODUCTION

The BGR architecture without BJT and OP-AMP, proposed by Antonio as depicted in figure-1 is considered as base circuit. The sais circuit is reported on 180nm. Author is implementing the same circuit at 130nm Skywater PDK at 3.3V. In the circuit transistors M1, M2 M3 forms current mirror topology and M4-M8 maintains equality in node voltages. R1,R2 makes circuit invariant to temperature changes. Following equations governs the circuit operation



Fig. 1. BGR MOS based implementation[1]

$$\begin{split} V_{DD} &= V_{DS_{M1}} + V_{SD_{M4}} + V_{R1} + V_{DS_{M6}} \\ V_{DD} &= V_{DS_{M2}} + V_{DS_{M3}} + V_{DS_{M7}} \\ V_{DD} &= V_{DS_{M3}} + V_{R2} + V_{DS_{M8}} \\ V_{A} &= V_{B} \iff V_{R1} + V_{DS_{M6}} = V_{DS_{M7}} \end{split}$$

## III. IMPLEMENTATION RESULTS

The said circuit is simulated using NGSPICE with SkyWater sky130\_fd\_pr\_\_pfet\_g5v0d10v5 and sky130\_fd\_pr\_\_res\_generic\_ndl tech node-cell[2-4]. The circuit is made to work on appx. 1.2V and different analysis like transient analysis, VDD sweep, TEMP sweep, VC variation, PPM variation are simulated [5-6]. The waveform of these are depicted from figure-2 to figure-5 as follows.



Fig. 2. Transient analysis of BGR





Fig. 4 Temp sweep of BGR

Fig. 5 VC variation of BGR



Fig. 4 PPM variation of BGR

## IV. CONCLUSION AND FUTURE WORK

Author have simulated the said BGR circuit using Skywater PDK, sky130\_fd\_pr\_\_pfet\_g5v0d10v5 and sky130\_fd\_pr\_\_res\_generic\_ndl tech node-cell using ngspice. Now author has to optimize the circuit performance to achieve the specs with the said tech-node.

### REFERENCES

- Antonio Ribeiro et al. " A Bandgap Voltage Reference With Only MOS Transistors" IEEE 2008
- [2] https://skywater-pdk--136.org.readthedocs.build/en/136/
- [3] https://foss-eda-tools.googlesource.com/skywaterpdk/libs/sky130\_fd\_pr.git
- [4] https://github.com/google/skywater-pdk
- [5] https://github.com/sherylcorina/avsdbgp\_3v3
- [6] https://github.com/ankursah5/avsdbgp\_3v3