# HY428 Embedded Systems 1) LEGO NXT Ports 2) I<sup>2</sup>C

## Lego NXT



Figure 1: Hardware block diagram of the NXT brick



#### COMMUNICATION BLOCK



## Lego NXT Input Ports (1,2,3,4)



## Lego NXT Output Ports (A,B,C)





#### ARM BLOCK

|           | DIGIA0     |                 |
|-----------|------------|-----------------|
| AT91SAM7S | DIGIA1     | OUTPUT<br>INPUT |
|           | DIGIB0     |                 |
|           | DIGIB1     |                 |
|           | DIGIC0     |                 |
|           | DIGIC1     |                 |
|           | DIGID0     |                 |
|           | DIGID1     |                 |
|           |            |                 |
|           | TNITTA     |                 |
|           | INTA       |                 |
|           | INTB       |                 |
|           | INTC       |                 |
|           | DIR_A      |                 |
|           | DIR_B      |                 |
|           | DIR_C      |                 |
|           | USB_ADC    |                 |
|           | ADC_I      |                 |
|           | DIGID1_ADC |                 |
|           |            |                 |
|           | SOUND      |                 |
|           |            |                 |



#### AVR BLOCK

|          | ADC_A0           |        |
|----------|------------------|--------|
|          | ADC_B0           |        |
|          | ADC_C0           |        |
| ATMEGA48 | ADC_D0           | INPUT  |
|          | ION_A            | OUTPUT |
|          | ION_B            |        |
|          | ION_C            |        |
|          | ION_D            |        |
|          | MAPWM            |        |
|          | MAINO            |        |
|          | MAIN1            |        |
|          | MBPWM            |        |
|          | MBIN0            |        |
|          | MBIN1            |        |
|          | MCPWM            |        |
|          | MCIN0            |        |
|          | MCIN1            |        |
|          | BATT_PULS        |        |
|          | BATT_ADC/SAMBA   |        |
|          | BUTTOM 0         |        |
|          | BUTTOM 1 - 3 ADC |        |
|          |                  |        |

# HY428 Embedded Systems 1) LEGO NXT Ports 2) I<sup>2</sup>C

#### I2C

- I2C is a bus
- It uses two wires
  - One for clock
  - One for data
- It allows multiple masters/slaves
  - Only one master at a time
  - What if multiple devices try to become master?
- Master says
  - Which slave
  - Read/write
  - Multiple byte transfers
- Slave simply responds to master requests

- Read/write transaction
  - Address and data
  - Address is 7 bits
  - +1 bit for R/W = 8 bits
  - Data: read/write bytes
- How do you indicate traffic from idle?
  - Need start/stop signals
- What if things go wrong?
  - Need ack/nack
- Difference from SPI?
  - Let's come back to this...

#### Master - slave

- Only master can read/write
  - Others (slaves) respond
- Master always writes/reads 8 bits (multiples)
- A transactions consists of
  - Address (slave to read/write)
  - Data possibly multiple bytes

#### Bit Transfers



Fig.4 Bit transfer on the I<sup>2</sup>C-bus.

# START & STOP: special ops



Fig.5 START and STOP conditions.

#### Acknowledgements



Fig.7 Acknowledge on the I<sup>2</sup>C-bus.

- What does an ACK/NACK mean for master/slave, transmitter/receiver?
  - Slave-receiver: ack/nack data and if nack master should reset
  - Master-receiver: ack=send more, nack=stop sending

#### Data Transfer Example



Fig.6 Data transfer on the I<sup>2</sup>C-bus.

## Multi-master Clock Synchronization

Problem: When multiple master devices on bus, how do they agree on a common clock?

- Slaves receive their clock from master



Fig.8 Clock synchronization during the arbitration procedure.

#### Clock Synchronization (scenario: fast+slow)



## **Clock Synchronization**

- Wired AND:
  - When SCL goes low (even if device is high) device starts counting low
- Wait state:
  - When a low clock drives the SCL line the high devices go in wait state (so high period is "postponed") and continues to count low
- Wired AND:
  - When the last low device goes high, all others exit the wait state and start counting high
  - When any device goes low, everyone stops counting high
- At this point all have counted low and high and have a common clock
- I2C clock has the longest low period and shortest high period of all devices connected to the I2C
- What if there are two devices with "non-overlapping" high pulses?
  - Low SCL causes all high devices to go in a wait state the world stops and nothing happens for them. At some point when the low device becomes high they will also be high and everyone will start counting high
  - Invariant: if you go high, you never go low until after everyone else has gone high => This means that everyone will see (and count) first low and then high pulse of common clock

#### Arbitration



Fig.9 Arbitration procedure of two masters.

#### A Complete Data Transfer



Fig.10 A complete data transfer.

# Example 1



Fig.11 A master-transmitter addressing a slave receiver with a 7-bit address.

The transfer direction is not changed.

## Example 2



Fig.12 A master reads a slave immediately after the first byte.

# Example 3



Fig.13 Combined format.

- Direction of transfer can change at any time during a transfer by
- Repeating START+Address
- no stop, no re-arbitration required

## Summary: How to perform a transfer?

- Who is the master
- How to agree on clocks
- When a new transaction (read/write) starts
- How to read/write one or multiple bytes
- When something went wrong