

## **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness or any optimization on microprocessors not manufactured by Intel. Microprocessordependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice. Notice Revision #20110804.

## Legal Notices and Disclaimers

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at www.intel.com.

Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your device or system.

Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.

This document contains information on products, services, and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications, and roadmaps.

Any forecasts of goods and services needed for Intel's operations are provided for discussion purposes only. Intel will have no liability to make any purchase in connection with forecasts published in this document.

Arduino\* 101 and the Arduino infinity logo are trademarks or registered trademarks of Arduino, LLC.

Altera, Arria, the Arria logo, Intel, the Intel logo, Intel Atom, Intel Core, Intel Nervana, Intel Xeon Phi, Movidius, Saffron, and Xeon are trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2018, Intel Corporation. All rights reserved.



## Legal Notices and Disclaimers

This document contains information on products, services, and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications, and roadmaps. Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Learn more at <a href="intel.com">intel.com</a> or from the OEM or retailer.

No computer system can be absolutely secure.

Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <a href="https://www.intel.com/performance">www.intel.com/performance</a>.

Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.

Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.

The products described may contain design defects or errors, known as *errata*, which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your device or system.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.

Intel, the Intel logo, Pentium, Celeron, Atom, Core, Xeon, Movidius, Saffron, and others are trademarks of Intel Corporation in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2018, Intel Corporation. All rights reserved.



## Artificial Intelligence Development Cycle

Data aquisition and organization

Integrate trained models with application code



Create models

Adjust models to meet performance and accuracy objectives

Intel® Deep Learning Deployment Toolkit Provides Deployment from Intel® Edge to Cloud

## TO CAPITALIZE ON COMPUTER VISION, USERS NEED TO OVERCOME KEY CHALLENGES



Computer Vision solutions often experience bandwidth, storage, and video limitations



Optimizing CV applications to improve performance and integrate intelligence efficiently can be complicated and difficult



Applying software to different hardware requires a complete solution redesign



Scaling to meet evolving performance requirements can be expensive



## Accelerate Computer Vision with OpenVINO™ toolkit

(Open Visual Inference & Neural Network Optimization)

#### What it is

A toolkit to fast-track development of high performance computer vision and deep learning into vision applications. It enables deep learning on hardware accelerators and easy heterogeneous execution across Intel® platforms. Components include:

- Intel® Deep Learning Deployment Toolkit (model optimizer, inference engine)
- Optimized functions for OpenCV\*, media encode/decode, and more

#### **Users**

Software developers, data scientists working on vision solutions for surveillance, robotics, healthcare, office automation, transportation, & more.



**Free Download** software.intel.com/openvino-toolkit

OpenVINO™ toolkit version is 2018 R3 (formerly called Intel® Computer Vision SDK) ¹Tractica 2Q 2017

## Open Visual Inference & Neural network Optimization (OpenVINO™) toolkit & Components





OS Support CentOS\* 7.4 (64 bit) Ubuntu\* 16.04.3 LTS (64 bit) Microsoft Windows\* 10 (64 bit) Yocto Project\* version Poky Jethro v2.0.3 (64 bit)

Intel® Architecture-Based Platforms Support

















Increase Deep Learning Workload Performance on Public Models using OpenVINO™ toolkit & Intel® Architecture



### Fast Results on Intel Hardware, even before using Accelerators

¹Depending on workload, quality/resolution for FP16 may be marginally impacted. A performance/quality tradeoff from FP32 to FP16 can affect accuracy; customers are encouraged to experiment to find what works best for their situation. The benchmark results reported in this deck may need to be revised as additional testing is conducted. Performance results are based on testing as of April 10, 2018 and may not reflect all publicly available security updates. See configuration disclosure for details. No product can be absolutely secure. For more complete information about performance and benchmark results, visit <a href="www.intel.com/benchmarks">www.intel.com/benchmarks</a>. Configuration: Testing by Intel as of April 10, 2018. Intel® Core™ i7-6700K CPU @ 2.90GHz fixed, GPU GT2 @ 1.00GHz fixed Internal ONLY testing, Test v312.30 – Ubuntu\* 16.04, OpenVINO™ 2018 RC4. Tests were based on various parameters such as model used (these are public), batch size, and other factors. Different models can be accelerated with different Intel hardware solutions, yet use the same Intel software tools.







#### Get an even Bigger Performance Boost with Intel® FPGA

¹Depending on workload, quality/resolution for FP16 may be marginally impacted. A performance/quality tradeoff from FP32 to FP16 can affect accuracy; customers are encouraged to experiment to find what works best for their situation. Performance results are based on testing as of June 13, 2018 and may not reflect all publicly available security updates. See configuration disclosure for details. No product can be absolutely secure. For more complete information about performance and benchmark results, visit <a href="www.intel.com/benchmarks">www.intel.com/benchmarks</a>. **Configuration:** Testing by Intel as of June 13, 2018. Intel® Core™ i7-6700K CPU @ 2.90GHz fixed, GPU GT2 @ 1.00GHz fixed Internal ONLY testing, Test v3.15.21 – Ubuntu\* 16.04, OpenVINO 2018 RC4, Intel® Arria® 10 FPGA 1150GX. Tests were based on various parameters such as model used (these are public), batch size, and other factors. Different models can be accelerated with different Intel hardware solutions, yet use the same Intel software tools.

## Intel Optimized Pre-trained Models

OpenVINO™ toolkit includes optimized pre-trained models that can expedite development and improve deep learning inference on Intel® processors. Use these models for development and production deployment without the need to search for or to train your own models.

#### **Pre-Trained Models**

- Age & Gender
- Face Detection standard & enhanced
- Head Position
- Human Detection eye-level& high-angle detection
- Detect People, Vehicles & Bikes
- License Plate Detection: small & front facing
- Vehicle Metadata

- Vehicle Detection
- Retail Environment
- Pedestrian Detection
- Pedestrian & Vehicle Detection
- Person Attributes Recognition Crossroad
- Emotion Recognition
- Identify Someone from Different
   Videos standard & enhanced

- Identify Roadside objects
- Advanced Roadside Identification
- Person Detection & Action Recognition
- Person Re-identification ultra small/ultra fast
- Face Re-identification
- Landmarks Regression



## Save Time with Deep Learning Samples & Computer Vision Algorithms

#### **Samples**

Use Model Optimizer &Inference Engine for both public models as well as Intel pre-trained models with these samples.

- Object Detection
- Standard & Pipelined Image Classification
- Security Barrier
- Object Detection for Single Shot Multibox Detector (SSD) using Asynch API
- Object Detection SSD
- Neural Style Transfer
- Hello Infer Classification
- Interactive Face Detection
- Image Segmentation
- Validation Application
- Multi-channel Face Detection

#### **Computer Vision Algorithms**

Get started quickly on your vision applications with highly-optimized, ready-to-deploy, custom built algorithms using the pre-trained models.

- Face Detector
- Age & Gender Recognizer
- Camera Tampering Detector
- Emotions Recognizer
- Person Re-identification
- Crossroad Object Detector

## Model Optimizer

## Deep Learning Application Deployment

#### **Traditional**



## With OpenVINO™ Toolkit



## Model Optimizer

- Converts models from various frameworks (Intel® Optimization for Caffe\*, Intel® Optimization for TensorFlow\*, Apache\* MXNet\*)
- Converts to a unified model (IR, later n-graph)
- Optimizes topologies (node merging, batch normalization elimination, performing horizontal fusion)



## Improve Performance with Model Optimizer

- Easy to use, Python\*-based workflow does not require rebuilding frameworks.
- Imports models from various frameworks (Caffe\*, TensorFlow\*, MXNet\*, and more planned).
- More than 100 models for Caffe, MXNet, and TensorFlow validated.
- IR files for models using standard layers or userprovided custom layers do not require Caffe.
- Fallback to original framework is possible in cases of unsupported layers, but requires original framework.



#### DLDT supports a wide range of DL topologies:

- Classification models:
  - AlexNet\*
  - VGG-16\*, VGG-19
  - SqueezeNet\* v1.0/v1.1
  - ResNet\*-50/101/152
  - Inception\* v1/v2/v3/v4
  - CaffeNet\*
  - MobileNet\*
- Object detection models:
  - SSD300/500-VGG16
  - Faster-RCNN\*
  - SSD-MobileNet v1, SSD-Inception v2
  - Yolo\* Full v1/Tiny v1
  - ResidualNet\*-50/101/152, v1/v2
  - DenseNet\* 121/161/169/201
- Face detection models:
  - VGG Face\*
- Semantic segmentation models:
  - FCN8\*



## Model Optimizer

#### Model optimizer performs generic optimization:

- Node merging
- Horizontal fusion
- Batch normalization to scale shift
- Fold scale shift with convolution
- Drop unused layers (dropout)
- FP16/Int8 quantization
- Model optimizer can add normalization and mean operations, so some preprocessing is 'added' to the deep learning model
  - --mean\_values (104.006, 116.66, 122.67)
  - --scale values (0.07, 0.075, 0.084)

|          | FP32 | FP16        |
|----------|------|-------------|
| CPU      | yes  | no          |
| GPU      | yes  | recommended |
| MYRIAD   | no   | yes         |
| FPGA/DLA | no   | yes         |

## Model Optimizer (1 of 2)

#### Example

- Remove Batch normalization stage.
- 2. Recalculate the weights to 'include' the operation.
- 3. Merge Convolution and ReLU into one optimized kernel.



## Model Optimizer (2 of 2)

#### Model optimizer can change the topology:

 Model optimizer can add normalization and mean operations, so some preprocessing is 'added' to the deep learning model.

```
--mean_values (104.006, 116.66, 122.67)
```

--scale\_values (0.07, 0.075, 0.084)

#### Model optimizer can cut out a portion of the network:

- Model has pre/post-processing parts that cannot be mapped to existing layers.
- Model has a training part that is not used during inference.
- Model is too complex and cannot be converted in one shot.
- Use the --input and --output options.



## Intermediate Representation (IR)

Squeezenet1.1.caffemodel

#### Squeezenet1.1.prototxt

```
layer {
  name: "data"
  type: "Input"
  top: "data"
  input param { shape: { dim: 1 dim: 3 dim: 227 dim: 227 } }
layer
  name: "conv1"
  type: "Convolution"
  bottom: "data"
  top: "conv1"
  convolution param {
    num output: 64
    kernel size: 3
    stride: 2
```

#### Squeezenet1.1.bin

#### Squeezenet1.1.xml

```
<net batch="1" name="model" version="2">
                <layer id="100" name="data" precision="FP32" type="Input">
                        <output>
                               <port id="0">
                                        <dim>1</dim>
                                        <dim>3</dim>
                                        <dim>227</dim>
                                        <dim>227</dim>
                               </port>
                       </output>
                </layer>
                 <layer id="129" name="conv1" precision="FP32" type="Convolution">
                        <data dilation-x="1" dilation-y="1" group="1" kernel-x="3" kernel-y="3" output="64" page | content | conte
                        <input>
                               <port id="0">
                                        <dim>1</dim>
                                         <dim>3</dim>
                                        <dim>227</dim>
                                        <dim>227</dim>
                                </port>
                         </input>
                         <output>
                                <port id="3">
                                        <dim>1</dim>
                                        <dim>64</dim>
                                        <dim>113</dim>
                                        <dim>113</dim>
                                </port>
                         </output>
                         <blobs>
                                <weights offset="2275104" size="6912"/>
                                <biases offset="4805920" size="256"/>
                        </blobs>
```

## Inference Engine

## Inference on an Intel® Edge Systems

Many deep learning networks are available—choose the one you need.



The complexity of the problem (data set) dictates the network structure. The more complex the problem, the more 'features' required, the deeper the network.

## Inference Engine

- Simple and unified API for inference across all Intel<sup>®</sup> architecture
- Optimized inference on large Intel® architecture hardware targets (CPU/GEN/FPGA)
- Heterogeneous support allows execution of layers across hardware types
- Asynchronous execution improves performance
- Futureproof/scale development for future Intel® architecture processors



# Layers Supported by Inference Engine Plugins

#### CPU - Intel® MKL-DNN Plugin

- Supports FP32, INT8 (planned)
- Supports Intel® Xeon®/Intel® Core™/Intel Atom® platforms (<a href="https://github.com/01org/mkl-dnn">https://github.com/01org/mkl-dnn</a>)

#### GPU - clDNN Plugin

- Supports FP32 and FP16 (recommended for most topologies)
- Supports Gen9 and above graphics architectures (<a href="https://github.com/01org/clDNN">https://github.com/01org/clDNN</a>)

#### FPGA – DLA Plugin

- Supports Intel<sup>®</sup> Arria<sup>®</sup> 10
- FP16 data types, FP11 is coming

#### Intel® Movidius™ – Intel® Movidius™ NCS Plugin

- Set of layers are supported on Intel® Movidius™ NCS (28 layers), nonsupported layers must be inferred through other inference engine (IE) plugins
- Support FP16

| Layer Type         | CPU | FPGA | GPU | NCS |
|--------------------|-----|------|-----|-----|
| Convolution        | Yes | Yes  | Yes | Yes |
| Fully Connected    | Yes | Yes  | Yes | Yes |
| Deconvolution      | Yes | Yes  | Yes | Yes |
| Pooling            | Yes | Yes  | Yes | Yes |
| ROI Pooling        | Yes |      | Yes |     |
| ReLU               | Yes | Yes  | Yes | Yes |
| PReLU              | Yes |      | Yes | Yes |
| Sigmoid            |     |      | Yes | Yes |
| Tanh               |     |      | Yes | Yes |
| Clamp              | Yes |      | Yes |     |
| LRN                | Yes | Yes  | Yes | Yes |
| Normalize          | Yes |      | Yes | Yes |
| Mul & Add          | Yes |      | Yes | Yes |
| Scale & Bias       | Yes | Yes  | Yes | Yes |
| Batch Normalizatio | Yes |      | Yes | Yes |
| SoftMax            | Yes |      | Yes | Yes |
| Split              | Yes |      | Yes | Yes |
| Concat             | Yes | Yes  | Yes | Yes |
| Flatten            | Yes |      | Yes | Yes |
| Reshape            | Yes |      | Yes | Yes |
| Crop               | Yes |      | Yes | Yes |
| Mul                | Yes |      | Yes | Yes |
| Add                | Yes | Yes  | Yes | Yes |
| Permute            | Yes |      | Yes | Yes |
| PriorBox           | Yes |      | Yes | Yes |
| SimplerNMS         | Yes |      | Yes |     |
| Detection Output   | Yes |      | Yes | Yes |
| Memory / Delay Ob  | Yes |      |     |     |
| Tile               | Yes |      |     | Yes |
|                    |     |      |     |     |



## Workflow



#### **Initialization**

- Load model and weights
- Set batch size (if needed)
- Load inference plugin (CPU, GPU, FPGA)
- Load network to plugin
- Allocate input, output buffers

### Main Loop

- Fill input buffer with data
- Run inference
- Interpret output results

## Pre-processing

Most of the image formats are interleaved formats (RGB, BGR, BGRA, and so forth). Inference engine expects input to be in RGB planar format, such as:

R-plain, G-plain, B-plain





## Post-processing

Developers are responsible for parsing inference output.

Many output formats are available. Some examples include:

- Simple Classification (alexnet\*): an array of float confidence scores, # of elements=# of classes in the model
- SSD: Many "boxes" with a confidence score, label #, xmin,ymin, xmax,ymax

Unless a model is well documented, the output pattern may not be immediately obvious.

CPU/GPU/FPGA/Intel® Movidius™ Neural Compute Stick

## Hardware Heterogenity

## Heterogeneous Dichotomies

#### Data vs. Task Parallelism

- Data parallelism between devices is usually explicit and extremely error-prone (like in OpenCL™).
- Inference engine heterogeniety support is inherently task-oriented (node-level).

#### Dynamic vs. Static

- User-defined work split vs. adaptive schemes (like load-balancing).
- For both, there is a question on the granularity (communications costs, next).

### Heterogeneity is basically Fallback.



# Apply Device Affinities to Layers Automatically Using Fallback Policy (1 of 2)

```
$ object_detection_sample_ssd -d HETERO:CPU,GPU -l
lib/libicv_extension.so -m ssd.xml -i snake.bmp
```

All IE samples support loading CPU and GPU extensions as usual ("-l" and "-c"). The "priorities" defines a greedy behavior:

- Keeps all layers that can be executed on the device (FPGA)
- Carefully respects topological and other limitations
- Follows priorities when searching (for example, CPU)

# Apply Device Affinities to Layers Automatically Using Fallback Policy (2 of 2)

```
HeteroPluginPtr plugin(make_plugin_name("HeteroPlugin"));
CNNNetReader reader;
reader.ReadNetwork("Model.xml");
reader.ReadWeights("Model.bin");
CNNNetwork network = reader.getNetwork();
plugin->SetConfig({ "TARGET_FALLBACK", "FPGA,CPU"} }, &response);
plugin->LoadNetwork(exeNetwork, network,{}, &response);
```

## Intel® Movidius™ Neural Compute Stick Redefining the AI Developer Kit

- Neural network accelerator in USB stick form factor
- Tensorflow\* and Caffe\* and many popular frames are supported
- Prototype, tune, validate, and deploy deep neural networks at the edge
- Features the same Intel® Movidius™ Vision Processing Unit (VPU) used in drones, surveillance cameras, virtual reality headsets, and other low-power intelligent and autonomous products



### **FPGA**



FPGA implementation is "Deep Learning Accelerator" (DLA)

Additional step: FPGA RTE (aocl) loads bitstream with desired version of DLA to FPGA before running

