

## Università di Pisa

Department of Information Engineering Master's Degree in Cybersecurity

HARDWARE AND EMBEDDED SECURITY

#### REPORT 3-stage Caesar Cipher

Professors: Sergio SAPONARA Stefano DI MATTEO Students: Marco FRESCO Emanuele URSELLI

Academic Year 2021/2022

## **Contents**

| 1 | Specification Analysis                           |    |  |
|---|--------------------------------------------------|----|--|
|   | 1.1 Expected Behaviour                           | 4  |  |
|   | 1.2 Example                                      | 4  |  |
| 2 | Block Diagram and Design Choices                 | 6  |  |
|   | 2.1 Block Diagram                                | 6  |  |
|   | 2.2 RTL                                          | 7  |  |
| 3 | Expected Waveforms                               | 9  |  |
| 4 | Testbench                                        | 10 |  |
|   | 4.1 Testbench Checks                             | 10 |  |
|   | 4.2 File Encryption                              |    |  |
| 5 | Implementation of RTL design on FPGA and results | 13 |  |
| 6 | Static Timing Analysis (STA)                     | 16 |  |

## **Specification Analysis**

The goal of the 3-Stage Caesar Cipher Project consists in the design and implementation of a derivation of one of the simplest and most widely known encryption techniques. The Caesar Cipher algorithm is a type of substitution cipher in which each letter in the plaintext is replaced by a letter some fixed number of positions down the alphabet. For example, with a left shift of 3, 'D' would be replaced by 'A', 'E' would become 'B' and so on (fig. 1.1).



Figure 1.1: Caesar Cipher

The specifics of the project extends the requirements of the Caesar Cipher, enabling it to a 3-stage version, where the algorithm applies the same operations three times before giving as output the cipher character. The 3-stage Caesar Cipher can be summed up with the following formula:

$$C[i] = CS_{K3,d3}(CS_{Kx,dx}(CS_{K1,d1}(P[i])))$$

- **CS** is the Caesar Cipher substitution algorithm
- C[i] is the 8-bit ASCII code of the ith character of ciphertext
- **P[i]** is the 8-bit ASCII code of the ith character of plaintext
- **Ki** is the ith Key (number of shift positions) to be used for the ith stage
- **di** is the ith shift direction (o = right, 1 = left) for the ith stage

#### 1.1 Expected Behaviour

To have a better understanding of the expected behavior of the designed hardware module, fig.1.2 and fig.1.3 can be taken into account. At every rising edge of the clock cycle, the module will encrypt/decrypt the passed character, with respect to the passed keys and the passed shift directions. Two more signals are crucial for the sampling process, which respectively are 'ctxt\_valid' and 'ptxt\_ready'.

- ctxt\_valid is an input port which asserts the validity of the plaintext character passed as input.
- **ctxt\_valid** is an output port which asserts the readiness of the ciphertext character to be consumed.



Figure 1.2: Analysis of Plaintext Signals



Figure 1.3: Analysis of Ciphertext Signals

#### 1.2 Example

It's possible to imagine an applicable scenario concerning the 3-Stage Caesar Cipher of the subsequent form. First we set the keys and the shift direction,

$$< K1 = 3; K2 = 4; K3 = 5; D1 = Right; D2 = Right; D3 = Right >$$

Then we pass the plaintext characters from the word "Homelander". The three figures (fig.1.4, fig.1.5, fig.1.6) show the evolution of the algorithm along each stage of its application. Remember that case of each letter is maintained, and foreign characters are ignored.



Figure 1.4: 1st Stage of Caesar Cipher (K1=3, D1=Right)



Figure 1.5: 2nd Stage of Caesar Cipher (K2=4, D2=Right)



Figure 1.6: 3rd Stage of Caesar Cipher (K3=5, D3=Right)

## **Block Diagram and Design Choices**

#### 2.1 Block Diagram

To have a high-level description of the hardware module designed, a suitable block diagram (fig.2.1) is provided as a facility for a sufficient understanding of the I/O Behavior.



Figure 2.1: Block Diagram (High-Level View)

Concerning the input values, their semantics are the following:

• **first\_key\_shift\_number**: Represents the first key K1, whose value indicates the number of positions to shift for the first stage of Caesar Cipher.

- **third\_key\_shift\_number**: Represents the third key K<sub>3</sub>, whose value indicates the number of positions to shift for the third stage of Caesar Cipher.
- first\_key\_shift\_direction: Represents the first direction D1, whose value specifies the shifting direction for the first stage of Caesar Cipher.
- **third\_key\_shift\_direction**: Represents the third direction D<sub>3</sub>, whose value specifies the shifting direction for the thrid stage of Caesar Cipher.
- plaintext\_char: Represents the character passed as input (usually a plaintext character, but may also be a ciphertext character, depending on the cipher mode)
- **flag\_cipher\_operation**: Represents the cipher mode (o for encryption mode and 1 for decryption mode)
- **flag\_valid\_plaintext\_char**: Represents the validity of the plaintext character passed as input to the hardware module (compliant to the ASCII standard values)

Concerning the output values, their semantics are the following:

- **ciphertext\_char**: Represents the encrypted ciphertext character (or eventually the ciphertext decrypted), as the result of the processing performed by the 3-Stage Caesar Cipher module.
- **flag\_ciphertext\_ready**: Represents the validity of the encrypted ciphertext character (or the decrypted plaintext character), ready to be consumed for the next clock cycle.
- err\_invalid\_key\_shift\_num: Represents an error situation concerning a key quantity (invalid value of position to shift)
- err\_invalid\_ptxt\_char: Represents an error situation concerning the plaintext character passed as input (invalid ASCII value)

#### 2.2 RTL

After having given a black-box insight of the hardware module submitted, more considerations will be advanced for the underlying structure. A first phase of continuous assignments is performed, to define wires that either restrict the computation done to values that are within the domain of the Caesar Cipher specifications, or to values that are needed to perform the Caesar Cipher algorithm.

• ptxt\_char\_is\_uppercase\_letter and ptxt\_char\_is\_lowercase\_letter define the range of ASCII values that identify respectively uppercase and lowercase letters. ptxt\_char\_is\_letter restricts the domain of each ASCII value to either an uppercase or lowercase letter.

- flag\_err\_invalid\_key\_shift\_num and flag\_err\_invalid\_ptxt\_char both contribute in invoking error scenarios where the key quantities do not respect the specifics constraints or where the plaintext character has a value whose ASCII code does not match any letter (uppercase or lowercase).
- second\_key\_shift\_number and second\_key\_shift\_direction are respectively the second key K2 and the second shift direction d2, obtained as defined in the specifics as

$$K2 = (K1 + K2) \bmod 27$$

and

$$d2 = d1 \oplus d3$$
.

A second phase represented by the 'always' block deals with the effective calculus. It's noted that the encryption and decryption operations are symmetric. In particular, if for the 'encryption' case we perform sum operations when the shift direction encodes the 'right' direction, for the 'decryption' case we perform subtractions for the same shift direction, as we perform the reverse operation of those performed previously for encryption. Both in the case of sum and subtractions, some checks and eventual wrap operations are guaranteed to avoid 'overflow' or 'underflow' scenarios.

• **sub\_letter** carries on the value of computations done along to the submitted plaintext, for each stage of the caesar cipher.

The third and final phase, represented by another 'always' block whose sensitivity list includes the positive edge of the clock and the negative edge of the asynchronous active-low reset, determines overall the exit status of the computation and the values calculated up until this moment.

## **Expected Waveforms**

In this section are shown two waveforms that represent the file encryption and the testbench checks. Before analyzing the waveforms, all signals in the diagrams are shown below. In the waveform of the file encryption we find the following signals:



Figure 3.1: Waveform File Encryption



Figure 3.2: Waveform Testbench Checks

An observation is pointed out to the values of the waves overall maintained. Starting from the second positive edge of the clock signal, for each clock cycle, the input character is sampled to produce the respective output character at the next positive edge of the clock. Since no anomalies have been registered concerning either the plaintext/ciphertext values or the key values, the error signals are o (false) and the validity flag of plaintext and ciphertext are as a consequence 1 (true). It's straightforward to deduce this from the two waves labelled respectively by the input and output character, where valid characters are presented for the whole duration of the wave.

### **Testbench**

To test the designed module, two categories of test were written in the testbench file and simulated with the Modelsim Simulation Tool. The purpose of our tests was to verify that the module met the required specifications. In particular, the module shall encrypt (or decrypt) one plaintext (or ciphertext) character per clock cycle.

#### 4.1 Testbench Checks

For the first round of tests, we submitted the alphabet range of letters (both uppercase and lowercase) to the processing done by the hardware module, in a very simple fashion.

Figure 4.1: Tasks of Testbench Checks

As it appears in fig.4.1, tasks have a similar structure where we store to a proper buffer structure all the letters of the alphabet, ready to be encrypted character by character. Before the task is performed, all the input parameters of the 3-stage Caesar Cipher module are setted in various ways, to exploit both the normal behavior (no anomalies concerning the I/O structure) and the abnormal ones (e.g. invalid key or char passed). The aimed goal was to showcase a very simple usage of the hardware module developed, and to have a fine-grained exploitable behavior to deploy it with more in-detail testing, such as in the case of the next category of test concerning file encryption and decryption.

#### 4.2 File Encryption

In the second round of tests, we adopted a more complex and realistic scenario dealing with the I/O behavior of files. We started from two samples of plaintext (respectively ptx1.txt and ptxt2.txt files) and for both of them we submitted each of the characters in the files to our hardware module (fig.4.2), storing the corresponding ciphertext characters to ciphertext files (respectively ctx1.txt and ctxt2.txt files).

```
@(posedge clk);
FP_PTXT = $fopen("tv/ptxt2.txt", "r"); // Open the plaintext 2
$write("Encrypting File: 'tv/ptxt2.txt' ---> 'tv/ctxt2.txt' ...");

first_shift_direction = 1'b0; // Set shift direction of 1st stage to left
third_shift_direction = 1'b0; // Set shift direction of 3rd stage to right
first_shift_direction = 1'b0; // Set shift direction of 3rd stage to right
first_shift_number = 5'd1; // Set number of positions to be shifted for 1st stage to 16
third_shift_number = 5'd1; // Set number of positions to be shifted for 3st stage to 1
input_valid = 1'b1; // Setting the plaintext input valid port to 1'b1: true
flag_cipher_operation = 1'b0; // Setting the cipher operation flag into 1'b0: encrypt mode
while($fscanf(FP_PTXT, "%c", char) == 1) begin // Read character from the file opened
plaintext_char = int'(char);
@(posedge clk);
if(
   ((plaintext_char >= UPPERCASE_A_CHAR ) && (plaintext_char <= UPPERCASE_Z_CHAR)) ||
   ((plaintext_char >= LOWERCASE_A_CHAR ) && (plaintext_char <= LOWERCASE_Z_CHAR))
   ) begin // If the character read is valid
   @(posedge clk);
   CTXT2.push_back(ciphertext_char); // write the ciphertext_char in the buffer CTXT2
   end
else begin // otherwise write NULL_CHAR in the buffer CTXT2
   | CTXT2.push_back(NULL_CHAR);
end;
end
$fclose(FP_PTXT); // If there is no char to read, it closes the file

FP_CTXT = $fopen("tv/ctxt2.txt", "w");
foreach(CTXT2[i]) // We write the contents of the encrypted characters to the proper file
$fwrite(FP_CTXT, "%c", CTXT2[i]);
$fclose(FP_CTXT);
$display("Encrypt Operation Performed Succesfully!");</pre>
```

Figure 4.2: File Encryption Operation

For the two ciphertext files we defined their corresponding golden models (respectively expected\_ctxt1.txt and expected\_ctxt2.txt files), which represent the expected output resulting out of the hardware modules processing. At this specific time instant, we compare the ciphertext produced with their respective golden model, to see if the hardware module functioned properly (fig.4.3).

```
FP_PTXT = $fopen("tw/expected_ctxt2,txt", "r");
while($fscan(fF_PTXT, "bc", char) == 1) begin
    plaintext_char = int'(char);
    begin
    CTXT_source2.push_back(plaintext_char); // stores the read characters from file into buffer CTXT_source2
    end
    end;
    $fclose(FP_PTXT);

if(CTXT_1 == CTXT_source2)begin // Check each character encrypted has been properly stored into the file
    $display("ERROR");
    $stop;
end
    $fclose(FP_PTXT);

$display("Compare Performed Succesfully: 'tv/ctxt2.txt' --> 'tv/expected_ctxt2.txt'");
```

Figure 4.3: Comparing Encrypted Plaintext with the Golden Model

Only when the compare operation is successful, we proceed onto the inverse operation, which is the decryption operation (fig.4.4).

Figure 4.4: File Decryption Operation

It's straightforward to deduce that, intrinsically with the inverse property of encryption and decryption operations, we expect to obtain the original plaintext. Once we pass each ciphertext character from the ciphertext file to the hardware module, we store the decrypted result (respectively in decrypted\_ctxt1.txt and decrypted\_ctxt2.txt files) and we compare them to their original plaintext (fig.4.5). Once again, if the compare is successfull, the exit status of the file encryption tests is positive.

Figure 4.5: Comparing Decrypted File with Golden Model

# Implementation of RTL design on FPGA and results

Using Quartus it was possible to perform the phases of Circuit design, Physical design and Static Timing Analysis (STA). The chosen technology on which synthesize the module is the FPGA 5CGXFC9D6F27C7 of the Cyclone V family (Intel). The execution of the logic synthesis (Circuit design) led to the development of the NetList.

| Flow Summary                    |                                             |
|---------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>         |                                             |
| Flow Status                     | Successful - Mon Jul 11 00:28:21 2022       |
| Quartus Prime Version           | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                   | tutorial                                    |
| Top-level Entity Name           | three_stage_caesar_cipher                   |
| Family                          | Cyclone V                                   |
| Device                          | 5CGXFC9D6F27C7                              |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | 191 / 113,560 ( < 1 % )                     |
| Total registers                 | 11                                          |
| Total pins                      | 1 / 378 ( < 1 % )                           |
| Total virtual pins              | 34                                          |
| Total block memory bits         | 0 / 12,492,800 ( 0 % )                      |
| Total DSP Blocks                | 0 / 342 (0 %)                               |
| Total HSSI RX PCSs              | 0/9(0%)                                     |
| Total HSSI PMA RX Deserializers | 0/9(0%)                                     |
| Total HSSI TX PCSs              | 0/9(0%)                                     |
| Total HSSI PMA TX Serializers   | 0/9(0%)                                     |
| Total PLLs                      | 0 / 17 (0 %)                                |
| Total DLLs                      | 0/4(0%)                                     |
| Total DLLs                      | 0/4(0%)                                     |

Figure 5.1: Flow Summary

In the flow summary of the circuit (fig.5.1) there are useful information about the device, the number of registers and pins used.

The use of logic (in the ALMs) is less than 1% of the total FPGA resources. There are 11 registers:

- 8 registers for ciphertext\_char
- 1 register for flag\_ciphertext\_ready
- 1 register for err\_invalid\_ptxt\_char
- 1 register for err\_invalid\_key\_shift\_num

The only connected signal is the clock (1 pin), while the other registers, just mentioned, are virtual pins, which are added to:

- 8 input wires for plaintext\_char
- 5 input wires for first\_key\_shift\_number
- 5 input wires for third\_key\_shift\_number
- 1 input wire for first\_key\_shift\_direction
- 1 input wire for third\_key\_shift\_direction
- 1 input wire for flag\_cipher\_operation
- 1 input wire for flag\_valid\_plaintext\_char
- 1 input wire for rst\_n

Some of the most relevant parts of the synthesis are shown below:



Figure 5.2: Plaintext Character Validity Check

In the figure 5.2 it is possible to observe how comparing operations are carried out, to establish whether the value is included in the interval range of uppercase letters [A-Z] or lowercase letters [a-z]. The two output wires of the two AND gates are then inputs of an OR gate (in the top part of the figure 5.3), providing the condition used for the error signals.



Figure 5.3: Processing of Signals that are tied to the Error Output Registers

In the figure 5.3, it is possible to observe how the Quartus tool synthesizes the HDL part related to the generation of the condition signals, which in turn are tied to the respective error outputs.



Figure 5.4: Passing the operation values and output registers

In the figure 5.4 it is possible to observe the part relating to the outputs. The last multiplexer encountered along the upper path takes care of passing the ciphertext value or the NULL value in case of an error.

## **Static Timing Analysis (STA)**

To constrain the input/output ports we have defined the timing constraint in the SDC file (fig.6.1), where each inputs and outputs are defined with max and min time delay. The delay values follow a "rule of thumb" where it's optimal to define them as 10% of the clock period (for the input delay) and 20% of the clock period (for the output delay).

```
create_clock -name clk -period 10 [get_ports clk]
set_false_path -from [get_ports rst_n] -to [get_clocks clk]
set_input_delay -min 1 -clock [get_clocks clk] [all_inputs]
set_input_delay -max 2 -clock [get_clocks clk] [all_inputs]
set_output_delay -min 1 -clock [get_clocks clk] [all_outputs]
set_output_delay -max 2 -clock [get_clocks clk] [all_outputs]
```

Figure 6.1: SDC file

We need to assign virtual pins to increase frequency, each input and output link has its own corresponding virtual pin.

|    | tatu     | From | То              | Assignment Name | Value | Enabled | Entity        |
|----|----------|------|-----------------|-----------------|-------|---------|---------------|
| 1  | •        |      | err_ichar       | Virtual Pin     | On    | Yes     | three_scipher |
| 2  | <b>*</b> |      | in_ firstection | Virtual Pin     | On    | Yes     | three_scipher |
| 3  | <b>*</b> |      | in_ flagation   | Virtual Pin     | On    | Yes     | three_scipher |
| 4  | <b>*</b> |      | out flagready   | Virtual Pin     | On    | Yes     | three_scipher |
| 5  | <b>*</b> |      | in_ flagchar    | Virtual Pin     | On    | Yes     | three_scipher |
| 6  | <b>*</b> |      | in_ rst_n       | Virtual Pin     | On    | Yes     | three_scipher |
| 7  | ✓        |      | hthirdction     | Virtual Pin     | On    | Yes     | three_scipher |
| 8  | <b>*</b> |      | diphechar       | Virtual Pin     | On    | Yes     | three_scipher |
| 9  | <b>*</b> |      | 🔓 firstumber    | Virtual Pin     | On    | Yes     | three_scipher |
| 10 | <b>*</b> |      | 跲 plainchar     | Virtual Pin     | On    | Yes     | three_scipher |
| 11 | <b>*</b> |      | 跲 thirdumber    | Virtual Pin     | On    | Yes     | three_scipher |
| 12 | <b>*</b> |      | err_it_num      | Virtual Pin     | On    | Yes     | three_scipher |

Figure 6.2: Virtual pin

Using the SDC file we have constrained all the paths in the model as we can see in the image 6.3.



Figure 6.3: Unconstrained paths



Figure 6.4: Maximum frequency for corner case 1100mV 85C



Figure 6.5: Maximum frequency for corner case 1100mV oC

In the end, we reached a frequency of 78.95 MHz in the Slow model with oC° and 1100mV and 80.31MHz in the Slow model with 85C° and 1100mV so we didn't reach the working specification in frequency higher than 100MHz probably because we used registers which require more logic to be calculated.