### Laboratory 3

# Adder

# $\begin{array}{c} {\rm Digital~Systems~Design~with~VHDL} \\ {\rm IAS}0600 \end{array}$

rev. 2

Marcel Cases Freixenet

Tallinn, October 3, 2018



Tallinna Tehnikaülikool TalTech

© 2018 Marcel Cases Freixenet

# **C**ontents

| 1  | Intr   | oduction                     | 1  |
|----|--------|------------------------------|----|
|    | 1.1    | Aim                          | 1  |
|    | 1.2    | Background                   |    |
| 2  | Woi    | rkflow                       | 3  |
|    | 2.1    | VHDL-based top level         | 3  |
|    |        | 2.1.1 Libraries              | 3  |
|    |        | 2.1.2 Entity                 | 3  |
|    |        | 2.1.3 Architecture           | 3  |
|    |        | 2.1.4 Components             | 4  |
|    | 2.2    | Block Design-based top level | 6  |
|    | 2.3    | Testbench                    | 7  |
| 3  | Res    | ults and discussion          | 8  |
|    | 3.1    | Simulation                   | 8  |
|    | 3.2    | RTL analysis                 | 8  |
|    | 3.3    | Synthesis schematic          | 9  |
| 4  | Con    | nclusion                     | 11 |
| Re | eferer | nces                         | 12 |

# 1 Introduction

### 1.1 Aim

This project consists in the design and implementation of a digital two bit adder using **structural design**. To do this, two methods are used. The first is using VHDL code only and a full adder and a half adder as components. The other is using a Xininx's Vivado feature named Block Design.

# 1.2 Background

A 2-bit adder can be designed using the following table as a reference:

| Input |            |    |    | Output |      |      |
|-------|------------|----|----|--------|------|------|
| a1    | <b>a</b> 0 | b1 | b0 | carry  | sum1 | sum0 |
| 0     | 0          | 0  | 0  | 0      | 0    | 0    |
| 0     | 0          | 0  | 1  | 0      | 0    | 1    |
| 0     | 0          | 1  | 0  | 0      | 1    | 0    |
| 0     | 0          | 1  | 1  | 0      | 1    | 1    |
| 0     | 1          | 0  | 0  | 0      | 0    | 1    |
| 0     | 1          | 0  | 1  | 0      | 1    | 0    |
| 0     | 1          | 1  | 0  | 0      | 1    | 1    |
| 0     | 1          | 1  | 1  | 1      | 0    | 0    |
| 1     | 0          | 0  | 0  | 0      | 1    | 0    |
| 1     | 0          | 0  | 1  | 0      | 1    | 1    |
| 1     | 0          | 1  | 0  | 1      | 0    | 0    |
| 1     | 0          | 1  | 1  | 1      | 0    | 1    |
| 1     | 1          | 0  | 0  | 0      | 1    | 1    |
| 1     | 1          | 0  | 1  | 1      | 0    | 0    |
| 1     | 1          | 1  | 0  | 1      | 0    | 1    |
| 1     | 1          | 1  | 1  | 1      | 1    | 0    |

Table 1.1 Truth table of a two-bit adder

There are several ways to develop a 2-bit adder. One of them is using a half-adder together with a full-adder, which can be made from other half-adders.

A half adder is a digital circuit that has the purpose to sum two bits [1]. It can be described by the following boolean equations:

$$s = a \ XOR \ b$$
  
 $c = a \ AND \ b$ 



Figure 1.1 Block diagram of a two-bit adder



Figure 1.2 Circuit of a half-adder

A full-adder also sums two bits but has a carry as an input and uses it for calculations. A full-adder can be done using other half-adders as components:



**Figure 1.3** Full-adder from three half-adders

Although we still work with schematic designs, the input to the synthesis tool must be a VHDL description of the structure of the design (i.e. what blocks are present and how they are interconnected). This is termed a **netlist**, and is a feature of VHDL **structural design** [2].

# 2 Workflow

The hardware description of the two bit adder has been developed using two methods. The first is using only VHDL code and two components, a half-adder and a full-adder, that are instantiated in the top level. The other method is using a Block Design as the top level file.

### 2.1 VHDL-based top level

The following code is the hardware description of the main file in the hierarchy that contains all of the libraries needed to run the two bit adder as well as its entity, with the physical input and output ports, and the architecture of each one of the three methods.

#### 2.1.1 Libraries

The first lines of the code define the libraries needed for the two bit comparator. In this project, only one library is needed, which is the standard logic revision 1164 defined by IEEE.

```
library IEEE;
superscript use IEEE.STD_LOGIC_1164.ALL;
```

### 2.1.2 **Entity**

The entity of the two bit adder requires to use four single bit inputs in order to indicate the values of the bits to add (by groups of two). Physically, these inputs are routed to four switches of the Nexys 4 board.

Three output ports are used to show the result of the sum of these input bits. They are single signals physically routed to three LEDs above the switches of the Nexys 4 board. One of them is the output carry signal.

```
The definition of the ports is described below.
```

#### 2.1.3 Architecture

The architecture of the project has the main purpose to define the behavior of the signals that go in and out of the physical ports of the FPGA.



This architecture has two components, as it has been described above, that have to be included in the hardware description. They are the *half-adder* and the *full-adder*.

An internal signal,  $carry\_internal$ , is used to internally wire the output of the half-adder block to the input of the full-adder, according to the block diagram in  $\Rightarrow$  Figure 1.1.

Once the two components have been described and called, we only have to make an instance of them once and indicate the map of ports-signals.

```
architecture Behavioral of adder is
2
3
             component half_adder
                      port ( a : in std_logic;
4
                               b : in std_logic;
5
                               sum : out std_logic;
                               cout : out std_logic
                               );
8
             end component;
9
10
             component full_adder is
11
                      port ( a : in std_logic;
12
13
                               b : in std_logic;
                               cin : in std_logic ;
                               sum : out std_logic;
15
                               cout : out std_logic
16
                               );
17
18
             end component;
19
             signal carry_internal : std_logic;
20
21
22
    begin
23
    ha : half_adder
24
             port map ( a \Rightarrow a0,
25
                      b \Rightarrow b0,
26
                      sum => sum0,
27
                      cout => carry_internal
28
29
                      );
30
    fa : full_adder
31
             port map ( a => a1,
32
                      b \Rightarrow b1,
33
                      cin => carry_internal,
34
                      sum => sum1,
35
                      cout => carry
36
37
                      );
38
    end Behavioral;
39
```

### 2.1.4 Components

For this two-bit adder, two components have been used. The first is a half adder and it consists in the hardware description of the circuit shown in  $\Rightarrow$  Figure 1.2.

```
entity half_adder is
            port ( a : in std_logic;
                     b : in std_logic;
3
                     sum : out std_logic;
4
                     cout : out std_logic
6
    end half_adder;
    architecture Behavioral of half_adder is
10
   begin
11
^{12}
   sum <= a xor b ;</pre>
14
   cout <= a and b ;</pre>
15
   end Behavioral;
```

The second component is a full-adder. There are many ways to describe a full adder. One of them is using three half-adders as shown in  $\Rightarrow$  Figure 1.3, which has been implemented in this projects. For this purpose, the component has to perform three concurrent instances of the half-adder, as shown below:

```
entity full_adder is
            port ( a : in std_logic;
                      b : in std_logic;
3
                      cin : in std_logic ;
4
                      sum : out std_logic;
6
                      cout : out std_logic
7
    end full_adder;
8
9
    architecture Behavioral of full_adder is
10
11
    component half_adder
12
           port ( a : in std_logic;
13
                      b : in std_logic;
14
                      sum : out std_logic;
15
                      cout : out std_logic
16
                      );
17
    end component;
18
19
20
    signal sum1, cout1, cout2 : std_logic;
21
22
   begin
23
   ha1 : half_adder
24
            port map ( a => a,
25
                     b \Rightarrow b,
26
                      sum => sum1.
27
                      cout => cout1
28
29
30
   ha2 : half_adder
31
           port map ( a => sum1,
33
                     b \Rightarrow cin,
                      sum => sum,
34
                      cout => cout2
35
                      );
```

```
37
38  ha3 : half_adder
39  port map ( a => cout1,
40  b => cout2,
41  sum => cout
42  );
43
44  end Behavioral;
```

Then these two components are called in the top level file (adder.vhd) and used as many times as needed (only one is necessary).

# 2.2 Block Design-based top level

Block Design is a feature available for Xilinx Vivado environment that allows hardware designers to graphically route components each other using a user interface (UI) [3].

For this part of the project, the same components have been used and wired according to the block diagram. This Block Design is equivalent to the top level of the project. Given that a Block Design can not be a top level description, a wrapper has been generated according to class instructions.



Figure 2.1 Wrapper as top level file



Figure 2.2 Top-level block design routing two components



#### 2.3 Testbench

In general terms, a testbench is a useful tool for testing the output bits for every possible combination of input bits. For the current project, the testbench is the same for each one of the methods described above.

The behavioral results of the hardware description using the following test-bench are commented in  $\Rightarrow$  Chapter 3.

This is a reduced version of the file adder\_tb.vhd containing the main lines of code.

```
stimulus: process begin
             input_tb <= "0000" ;</pre>
                                      wait for 10 ns;
2
                                      wait for 10 ns;
             input_tb <= "0001";
3
             input_tb <= "0010";
                                      wait for 10 ns;
             input_tb <= "0011" ;</pre>
                                      wait for 10 ns;
             input_tb <= "0100" ;</pre>
                                      wait for 10 ns;
            input_tb <= "0101" ;</pre>
                                      wait for 10 ns;
            input_tb <= "0110" ;</pre>
                                      wait for 10 ns;
            input_tb <= "0111" ;</pre>
                                      wait for 10 ns;
            input_tb <= "1000";
                                      wait for 10 ns;
10
            input_tb <= "1001" ;
                                      wait for 10 ns;
11
            input_tb <= "1010" ;
                                      wait for 10 ns;
12
             input_tb <= "1011" ;
                                    wait for 10 ns;
13
             input_tb <= "1100";
14
                                    wait for 10 ns;
            input_tb <= "1101" ;</pre>
                                      wait for 10 ns;
15
            input_tb <= "1110" ;</pre>
                                      wait for 10 ns;
             input_tb <= "1111" ;</pre>
                                      wait for 10 ns;
17
18
   wait;
19
20
   end process;
^{21}
22
    -- Concurrent signals
^{23}
   a1_tb <= input_tb(3);
25
   a0_tb <= input_tb(2);
   b1_tb <= input_tb(1);</pre>
  b0_tb <= input_tb(0);
```

A single vector  $input_{-}tb$  has been used for all the four inputs in order to have an easier visual definition of the inputs for the testbench.

# 3 Results and discussion

### 3.1 Simulation

Once the two methods have been described in hardware and the testbench is defined (see  $\Rightarrow$  Section 2.3), running the simulation shows us that the results are as expected and that they are exactly the same for each one of the two methods according to the reference in  $\Rightarrow$  Table 1.1.



Figure 3.1 Simulation using the testbench

The input and output signals are groped in Virtual Buses for an easier visual check.

# 3.2 RTL analysis

RTL analysis [4] of the two-bit adder using all the two described methods is found below.



Figure 3.2 RTL Analysis of VHDL-based method (blocks diagram)



Figure 3.3 RTL Analysis of VHDL-based method (components)



Figure 3.4 RTL Analysis of Block Design-based method

After the RTL schemes have been generated for both methods, it is possible to see that a certain similarity exist one another. The main difference is that the Block Design-based method uses buffers in its input and output ports.

# 3.3 Synthesis schematic

The synthesis, which is the process that starts from a high level of logic abstraction and automatically creates a lower level of logic abstraction using a library containing primitives [5], is shown below.



Figure 3.5 Synthesis schematic of VHDL-based method



Figure 3.6 Synthesis schematic of Block Design-based method

Synthesis schematic shows major differences depending on the method that has been used. For the VHDL-based method, three look-up tables have been synthesized, one for each output. For the Block Design-based method, each component has synthesized their own internal look-up tables of reduced size.

# 4 Conclusion

A two-bit adder can be in fact designed at a hardware level using different methods or techniques. Two methods have been used for this laboratory.

A new concept from the course has been introduced: Xilinx's Vivado Block Design utility. This user interface method has given us the ability to graphically route signals among components and use it as a top level file.

The background of the report shows both the block diagram and the digital circuits of the half-adder and the full-adder, as well as the truth table.

The simulation shows how the sum of any combination of input bits is successfully displayed as the output.

Given that the purpose is to get the same output regardless of the method, we have seen that using one or another does not have a big impact in the RTL analysis, though the synthesis differs a little.

I consider that this laboratory has been successfully developed.

# References

- [1] Techopedia. Half adder. https://www.techopedia.com/definition/7509/half-adder, 2018. 1
- [2] gla.ac.uk. Structural vhdl. http://userweb.eng.gla.ac.uk/scott.roy/DCD3/Structural\_VHDL.pdf, 2017. 2
- [3] Xilinx. Designing ip subsystems using ip integrator. https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2013\_3/ug994-vivado-ip-subsystems.pdf, 2013. 6
- [4] Wikipedia. Rtl analysis. https://en.wikipedia.org/wiki/Register-transfer\_level, 2018. 8
- [5] Xilinx. Synthesis. http://www.xilinx.com/company/terms.htm, 2018. 9