#### Laboratory 5

## Creeping Line

# Digital Systems Design with VHDL IAS0600

Marcel Cases Freixenet

Tallinn, October 17, 2018



Tallinna Tehnikaülikool TalTech

© 2018 Marcel Cases Freixenet

## **C**ontents

| 1  | Intr   | duction              | 1             |
|----|--------|----------------------|---------------|
|    | 1.1    | Aim                  | 1             |
|    | 1.2    | Background           | 1             |
| 2  | Wor    | cflow                | 3             |
|    | 2.1    | Top level file       | 3             |
|    |        |                      | 3             |
|    |        |                      | 3             |
|    |        | y .                  | 3             |
|    |        | 0                    | 3             |
|    |        | 0 0                  | $\frac{3}{4}$ |
|    |        |                      | 4             |
|    |        | <u> </u>             | т<br>5        |
|    | 2.2    | 0 0                  | 9<br>7        |
|    | 2.2    | T · · · · ·          | 1<br>7        |
|    |        |                      |               |
|    |        | 2.2.2 Clock Divider  |               |
|    | 2.0    | 8                    | 8             |
|    | 2.3    | Testbench            | 9             |
| 3  | Res    | Its and discussion 1 | 0             |
|    | 3.1    | Simulation           | 0             |
| 4  | Con    | Elusion 1            | 1             |
| Re | eferer | ces 1                | 2             |

### 1 Introduction

#### 1.1 Aim

This project consists in the design, simulation and implementation in VHDL of a creeping line. The content will be multiplexed and shown on the 7-segment displays of the Nexys 4 board.

### 1.2 Background

A 7-segment display [1] consists in eight LEDs that compose a human-readable number:



Figure 1.1 7-segment display

Each display has eight (one for every LED or segment) and one anode. When more than one 7-segment display are used, then the anodes have to be multiplexed. In order to avoid showing the same value on all of the displays, the cathodes also have to be multiplexed according to the current anode.



Figure 1.2 7-segment display anode multiplex

TAL TECH

Only four 7-segment displays will be used the first steps of this Lab, and they will show an hexadecimal value of the binary-input from 16 switches as shown below.



Figure 1.3 Four 7-segment displays from switches

Then we will be using eight 7-segment displays to show a code stored in a 32-bit shift register [2] that will shift at a frequency of 2Hz so that the code rotates among the eight 7-segment displays.



Figure 1.4 Eight 7-segment displays from a shift register

## 2 Workflow

### 2.1 Top level file

#### 2.1.1 Libraries

Two libraries have been used for this project:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
```

#### **2.1.2** Entity

A clock and reset signals are necessary for the synchronous processes involved in this Lab.

#### 2.1.2.1 Using switches

When using switches, sw is an input vector of 16 bits to indicate the values we want to show on displays.

```
1 entity creeping_line is
2     Port ( clk : in std_logic ; -- Internal clock (100MHz)
3          reset : in std_logic ; -- Centre button on Nexys 4 board
4          sw : in std_logic_vector (15 downto 0);
5          cat : out std_logic_vector (7 downto 0);
6          an : out std_logic_vector (7 downto 0)
7          );
8 end creeping_line;
```

#### 2.1.2.2 Using a shift register

When using a 32-bit shift register, a sw port is not necessary anymore because a shift register is an internal process and the code we want to show is defined internally.

```
1 entity creeping_line is
2     Port ( clk : in std_logic ; -- Internal clock (100MHz)
3          reset : in std_logic ; -- Centre button on Nexys 4 board
4          cat : out std_logic_vector (7 downto 0);
5          an : out std_logic_vector (7 downto 0)
6          );
7 end creeping_line;
```

#### 2.1.3 Architecture

#### 2.1.3.1 Using switches

This architecture only uses two components: a decoder and a clock divider. Then some modules run concurrently.

The 16-bit long physical signal from the switches is multiplexed in groups of 4 bits (one for each display) and stored in  $sw\_mux$ . The switching frequency is defined in the process Display mux, which has the behavior of an up-counter at a frequency of  $clk\_div$ . This frequency is set at 1kHz which is enough for a human eye.

The signal is sent to the decoder component and it returns the configuration of cathodes necessary to display a number. The current anode has to be set for every moment. This is done in  $gen_an$  generate statement.

```
architecture Behavioral of creeping_line is
            -- Component *DECODER*
3
            component decoder is
4
                     port ( sw : in std_logic_vector (3 downto 0);
                             cat : out std_logic_vector (7 downto 0)
                             );
            end component;
            -- Component *CLOCK DIVIDER*
10
            component clock_divider is
11
                     generic (eoc: integer := 99999); -- 1kHz
12
                    Port ( clk : in STD_LOGIC;
                             reset : in STD_LOGIC;
14
                             clk_div : out STD_LOGIC
15
16
            end component;
17
18
            signal sw_mux : std_logic_vector (3 downto 0);
19
            signal current_display : integer range 0 to 3;
20
            signal clk_div : std_logic ; --1kHz
21
22
   begin
23
24
    inst_decoder_display_i : decoder
25
26
            port map ( sw => sw_mux,
                     cat => cat
27
28
                     );
29
    -- Clock divider to 1kHz (Display mux shift frequency)
30
    inst_clock_divider : clock_divider
31
            port map ( clk => clk,
32
                    reset => reset,
33
                     clk_div => clk_div
34
                     );
35
36
    -- Switch mux
37
   with current_display select
38
           sw_mux <=
39
                     sw(3 downto 0)
                                          when 0,
```

```
sw(7 downto 4)
                                            when 1,
41
                      sw(11 downto 8)
                                            when 2,
42
                      sw(15 downto 12)
                                            when 3,
43
                      "0000"
                                            when others;
44
45
    -- Display mux
46
    process (clk, reset) begin
47
             if rising_edge(clk) then
48
                      if reset = '1' then
49
                               current_display <= 0;</pre>
50
                      elsif clk_div = '1' then
51
                               current_display <= current_display + 1;</pre>
52
53
                      end if;
            end if;
54
    end process;
55
56
    -- Anode mux
57
   gen_an: for i in 0 to 7 generate
58
            an(i) <= '0' when current_display = i else '1';</pre>
59
60
    end generate gen_an;
61
    end Behavioral;
62
```

#### 2.1.3.2 Using a shift register

When using a shift register instead of switches, a new component has to be declared for this purpose.

The main difference with the switches model is that two clock dividers are required: one for the decoder multiplex (1kHz) and another for shifting the shift register (2Hz).

Since switches are not used anymore, a signal *code* is set in the architecture. This signal is now the input for the parallel shift register.

The parallell\_out signal from the shift register is routed to code\_shifted, and the latter is sent to the decoder using a when ... else statement that depends on the current enabled signal.

```
architecture Behavioral of creeping_line is
2
            -- Component *DECODER*
3
            component decoder is
4
                    port ( input : in std_logic_vector (3 downto 0);
                             cat : out std_logic_vector (7 downto 0)
6
            end component;
8
9
            -- Component *CLOCK DIVIDER*
10
            component clock_divider is
11
                    generic (eoc: integer := 99999); -- 1kHz
12
                    Port ( clk : in STD_LOGIC;
                             reset : in STD_LOGIC;
14
                             clk_div : out STD_LOGIC
15
                             );
16
            end component;
17
```

```
18
            -- Component *SHIFT REGISTER*
19
            component shift_register is
20
                    generic ( n : integer := 32);
21
                             clk: in std_logic;
                    port(
                             reset: in std_logic;
23
                             enable: in std_logic; --enables shifting
24
                             parallel_in: in std_logic_vector(n-1 downto 0);
25
                             parallel_out: out std_logic_vector(n-1 downto 0)
27
            end component;
28
29
            signal current_display : integer range 0 to 7;
            signal clk_div_displays : std_logic ; --1kHz is OK for human eye
31
            signal clk_div_shift_register : std_logic ; -- 2Hz for proper reading
32
            signal shift_register_buff : std_logic ; -- Shift Register buffer
            signal sr_mux : std_logic_vector (3 downto 0); -- Shift Register mux
            signal code, code_shifted : std_logic_vector (31 downto 0); -- Code to
35
            → show on displays
36
   begin
37
38
   -- *CODE*
39
   code <= X"ABCD1234";</pre>
40
41
   inst_decoder_display_i : decoder
42
            port map ( input => sr_mux,
43
                    cat => cat
45
46
   -- Clock divider to 1kHz (Display mux shift frequency)
47
   inst_clock_divider_displays : clock_divider
            generic map (eoc => 99999)
49
            port map ( clk => clk,
50
                    reset => reset,
51
                    clk_div => clk_div_displays
53
54
   inst_clock_divider_shift_register : clock_divider
            generic map (eoc => 49999999) -- 2Hz
            port map ( clk => clk,
57
                    reset => reset,
58
59
                    clk_div => clk_div_shift_register
60
   -- Switch mux
61
   with current_display select
62
           sr_mux <=
                    code_shifted(3 downto 0)
                                                    when 0,
64
                    code_shifted(7 downto 4)
                                                    when 1,
65
                    code_shifted(11 downto 8)
                                                    when 2,
66
                    code_shifted(15 downto 12)
                                                    when 3,
                    code_shifted(19 downto 16)
                                                    when 4,
68
                    code_shifted(23 downto 20)
                                                    when 5,
69
                    code_shifted(27 downto 24)
                                                    when 6,
70
                    code_shifted(31 downto 28)
71
                                                    when 7,
72
                    "0000"
                                                    when others;
73
   inst_shift_register : shift_register
74
            generic map(n \Rightarrow 32)
```

```
port map ( clk => clk,
                     reset => reset,
77
78
                     enable => clk_div_shift_register,
                     parallel_in => code,
79
                     parallel_out => code_shifted
                     );
81
82
    -- Display mux
   process (clk, reset) begin
            if rising_edge(clk) then
85
                     if reset = '1' then
86
                              current_display <= 0;</pre>
87
                     elsif clk_div_displays = '1' then
                              current_display <= current_display + 1;</pre>
89
                     end if;
90
            end if;
91
    end process;
92
93
    -- Anode mux
94
    gen_an: for i in 0 to 7 generate
95
            an(i) <= '0' when current_display = i else '1';</pre>
96
    end generate gen_an;
97
98
   end Behavioral;
```

#### 2.2 Components

#### 2.2.1 Decoder

The decoder has the purpose to return the values of the cathodes for every 4-bit input, which represents an hexadecimal character. This component works as a look-up table and works in a combinational way, independently from the clock frequency and the reset.

```
entity decoder is
1
            Port ( input : in std_logic_vector (3 downto 0);
                    cat : out std_logic_vector (7 downto 0)
   end decoder;
   architecture Behavioral of decoder is begin
7
8
   with input select
9
            cat <=
10
                    "00000011" when "0000", --0
11
                    "10011111" when "0001", --1
12
                    "00100101" when "0010", --2
13
                    "00001101" when "0011", --3
14
                    "10011001" when "0100", --4
15
                    "01001001" when "0101", --5
16
                    "01000001" when "0110", --6
17
                    "00011111" when "0111", --7
18
                    "00000001" when "1000", --8
19
                    "00011001" when "1001", --9
20
                    "00010001" when "1010", --a
21
                    "11000001" when "1011", --b
```

```
23 "11100101" when "1100", --c
24 "10000101" when "1101", --d
25 "01100001" when "1110", --e
26 "01110001" when "1111", --f
27 "11111111" when others;
28
29 end Behavioral;
```

#### 2.2.2 Clock Divider

Lab 5. Creeping Line

The clock divider is used multiple times in this Lab and it has to be parameterizable in order to give an output for different frequencies. This is why it has a generic parameter, *eoc*, which stands for *End Of Counting*.

```
entity clock_divider is
             generic (eoc: integer := 99999);
2
            Port ( clk : in STD_LOGIC;
3
                     reset : in STD_LOGIC;
                      clk_div : out STD_LOGIC
                      );
    end clock_divider;
    architecture Behavioral of clock_divider is
10
             signal counter: integer range 0 to eoc;
11
^{12}
   begin
13
   process (clk) begin
14
             if clk'event and clk = '1' then
15
                     clk_div <= '0';</pre>
16
                      if reset = '1' then
17
                               counter <= 0;</pre>
18
                      elsif counter = eoc then
19
20
                               counter <= 0;</pre>
                               clk_div <= '1';
                      else counter <= counter + 1;</pre>
22
                      end if;
23
24
             end if;
25
    end process;
26
    end Behavioral;
```

#### 2.2.3 Shift Register

The Shift Register is circular. This means that the input (parallel\_in) has the same length of the output (parallel\_out), which is set by another generic parameter n. Every time enable is activated, it shifts 4 bits so that we can see that the code has been moved one position left on the displays.

```
);
    end shift_register;
10
    architecture behavioral of shift_register is
11
             signal parallel_out_buff : std_logic_vector (n-1 downto 0);
12
    begin
13
14
    process (clk) begin
15
             if clk'event and clk = '1' then
16
                      if reset = '1' then
17
                               parallel_out_buff <= parallel_in;</pre>
18
                      elsif enable = '1' then
19
                                parallel_out_buff(3 downto 0) <= parallel_out_buff(31</pre>
                                \rightarrow downto 28);
                               parallel_out_buff(31 downto 4) <= parallel_out_buff(27</pre>
21
                                \rightarrow downto 0);
                      end if;
22
23
             end if;
    end process;
24
25
    parallel_out <= parallel_out_buff;</pre>
26
27
    end behavioral;
28
```

#### 2.3 Testbench

For the 16 switches version, the testbench uses four different combinations of switches to perform a simulation. For the Shift Register version, the *stimulus* process is removed because the user does not have the possibility to change the inputs anymore and the code to be shifted is set concurrently in the architecture.

```
clk_tb <= not clk_tb after 5ns; --half_period</pre>
   reset_tb <= '0' after 10ns;</pre>
3
   uut : creeping_line
4
5
            port map ( clk => clk_tb,
6
                    reset => reset_tb,
                    sw => sw_tb,
7
                    cat => cat_tb,
                    an => an_tb
                    );
10
11
   stimulus: process begin
12
13
            sw_tb <= X"0000" ;
                                wait for 10000 us;
14
            sw_tb <= X"1234" ;
                                wait for 10000 us;
15
            sw_tb <= X"ABCD" ;
                                wait for 10000 us;
17
            sw_tb <= X"137F" ;
                                wait for 10000 us;
18
   end process;
```

## 3 Results and discussion

Before proceeding to the implementation of this project, two simulations have been performed (for switches version and for the shift register one).

#### 3.1 Simulation

As we can see, the current display is the source to multiplex the anodes. When an anode is equal to one, it will not light physically. Only when it is zero it will show the value set by the cathodes. The value established in  $sw_{-}tb$  is also multiplexed in  $sw_{-}mux$ .



Figure 3.1 Switches version

For the Shift Register version, the simulation shows how the *code* signal is scrolled indefinitely.



Figure 3.2 Shift Register version

## 4 Conclusion

This Lab has shown the necessity to use a multiplexer when we want to show values on some displays but we have a physical limitation which is a finite number of ports (for cathodes).

It also shows a powerful tool for hardware description languages, which is the *generate* statement. Given a defined integer number previous to the synthesis, this statement will generate as many hardware elements as the given number requires. It has been used to generate the anodes.

We have also experimented with *generic* values, which give the possibility to change the behavior of a component giving a number on the instantiation.

## References

- [1] Wikipedia. Seven-segment display. https://en.wikipedia.org/wiki/Seven-segment\_display, 2018. 1
- [2] Wikipedia. Shift register. https://en.wikipedia.org/wiki/Shift\_register, 2018. 2