# ECS615U Digital Systems Design Lab $1\,$

## Marco Datola 140803729 Vojislav Djurovic 140263956 Jack Cockinis 160980703

## October 26, 2016

## Contents

| 1 | $\mathbf{Intr}$ | oduction                          | 1 |
|---|-----------------|-----------------------------------|---|
| 2 | Met             | hod                               | 1 |
| 3 | The             | oretical and experimental results | 1 |
|   | 3.1             | NOT Gate                          | 1 |
|   |                 | 3.1.1 Truth Table                 | 1 |
|   |                 | 3.1.2 Timing Diagram analysis     | 2 |
|   | 3.2             | NAND Gate                         | 2 |
|   |                 | 3.2.1 Truth Table                 | 2 |
|   |                 | 3.2.2 Timing Diagram analysis     | 2 |
|   | 3.3             | AND Gate                          | 2 |
|   |                 | 3.3.1 Truth Table                 | 2 |
|   |                 | 3.3.2 Timing Diagram analysis     | 2 |
|   | 3.4             | OR Gate                           | 3 |
|   |                 | 3.4.1 Truth Table                 | 3 |
|   |                 | 3.4.2 Timing Diagram analysis     | 3 |
|   | 3.5             | XOR Gate                          | 3 |
|   |                 | 3.5.1 Truth Table                 | 3 |
|   |                 | 3.5.2 Timing Diagram analysis     | 3 |
|   | 3.6             | NOR Gate                          | 4 |
|   |                 | 3.6.1 Truth Table                 | 4 |
|   |                 | 3.6.2 Timing Diagram analysis     | 4 |
|   | 3.7             | Half Adder                        | 4 |
|   |                 | 3.7.1 Truth Table                 | 4 |
|   |                 | 3.7.2 Timing Diagram analysis     | 5 |
|   | 3.8             | 3-Input OR Gate                   | 5 |
|   |                 | 3.8.1 Truth Table                 | 5 |
|   |                 | 3.8.2 Timing Diagram analysis     | 5 |
|   | 3.9             | 4-input NOR Gate                  | 6 |
|   |                 | 3.9.1 Truth Table                 | 6 |
|   |                 | 3.9.2 Timing Diagram analysis     | 6 |
|   | 3.10            | 2-input Multiplexer               | 6 |
|   |                 | 3.10.1 Truth Table                | 6 |
|   |                 | 3.10.2 Timing Diagram analysis    | 7 |

| 3.11 Full Adder                | 7 |
|--------------------------------|---|
| 3.11.1 Truth Table             | 7 |
| 3.11.2 Timing Diagram analysis | 7 |
| 3.12 Discussion                | 8 |
| 3.13 Conclusion                | 8 |

#### 1 Introduction

The aim of this lab was to introduce us with the basics of the VHDL language, ISim and programming to the FPGA board. We tackled the task of creating different gates at the lowest level so we can use these building blocks for later labs at a higher level. We witnessed how to use simple gates in a half and full adder to get a taste of what's to come.

## 2 Method

- 1. VHDL source code written for each gate
- 2. Test bench file written for each gate
- 3. Simulation of the test benches using iSIm
- 4. Screenshot result
- 5. Recording and verifying that the simulation matches the expected results
- 6. Constraint files created with PlanAhead for each VHDL source code
- 7. Constraint files and source code files programmed to the FPGA board with IMPACT to physically run the code.

## 3 Theoretical and experimental results

For all the presented Truth Tables, the desired output is bolded.

#### 3.1 NOT Gate

#### 3.1.1 Truth Table

$$\begin{array}{c|cccc} a & \neg & a \\ \hline 1 & \mathbf{0} & 1 \\ 0 & \mathbf{1} & 0 \\ \end{array}$$

#### 3.1.2 Timing Diagram analysis



Figure 1: NOT gate timing diagram tested on iSim

#### 3.2 NAND Gate

#### 3.2.1 Truth Table

| a | b | _ | (a               | $\wedge$ | b) |
|---|---|---|------------------|----------|----|
| 1 | 1 | 0 | 1                | 1        | 1  |
| 1 | 0 | 1 | 1                | 0        | 0  |
| 0 | 1 | 1 | 0                | 0        | 1  |
| 0 | 0 | 1 | 1<br>1<br>0<br>0 | 0        | 0  |

#### 3.2.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the gate is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 2: NAND gate timing diagram tested on iSim

#### 3.3 AND Gate

#### 3.3.1 Truth Table

| a | b | a           | $\wedge$ |   |
|---|---|-------------|----------|---|
| 1 | 1 | 1           | 1<br>0   | 1 |
| 1 | 0 | 1<br>1<br>0 | 0        | 0 |
| 0 | 1 | 0           | 0        | 1 |
| 0 | 0 | 0           | 0        | 0 |

## 3.3.2 Timing Diagram analysis



Figure 3: AND gate timing diagram tested on iSim

#### 3.4 OR Gate

#### 3.4.1 Truth Table

| a | b | a                | $\vee$ | b |
|---|---|------------------|--------|---|
| 1 | 1 | 1                | 1      | 1 |
| 1 | 0 | 1                | 1      | 0 |
| 0 | 1 | 0                | 1      | 1 |
| 0 | 0 | 1<br>1<br>0<br>0 | 0      | 0 |

## 3.4.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the gate is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 4: OR gate timing diagram tested on iSim

#### 3.5 XOR Gate

#### 3.5.1 Truth Table

| a | , | b | (a | $\wedge$ | $(\neg$ | b)) | $\vee$ | $((\neg$ | a) | $\wedge$ | b) |
|---|---|---|----|----------|---------|-----|--------|----------|----|----------|----|
| 1 |   | 1 | 1  | 0        | 0       | 1   | 0      | 0        | 1  | 0        | 1  |
| 1 |   | 0 | 1  | 1        | 1       | 0   | 1      | 0        | 1  | 0        | 0  |
| 0 | ) | 1 | 0  | 0        | 0       | 1   | 1      | 1        | 0  | 1        | 1  |
| 0 | ) | 0 | 0  | 0        | 1       | 0   | 0      | 1        | 0  | 0        | 0  |

#### 3.5.2 Timing Diagram analysis



Figure 5: XOR gate timing diagram tested on iSim

#### 3.6 NOR Gate

#### 3.6.1 Truth Table

| a | b | $\neg$ | (a               | $\vee$ | b) |
|---|---|--------|------------------|--------|----|
| 1 | 1 | 0      | 1                | 1      | 1  |
| 1 | 0 | 0      | 1                | 1      | 0  |
| 0 | 1 | 0      | 0                | 1      | 1  |
| 0 | 0 | 1      | 1<br>1<br>0<br>0 | 0      | 0  |

#### 3.6.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the gate is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 6: NOR gate timing diagram tested on iSim

### 3.7 Half Adder

#### 3.7.1 Truth Table

Below the Truth Table for the Sum.

| a | b | (a | $\wedge$ | $(\neg$ | b)) | $\vee$ | $((\neg$ | a) | $\wedge$ | b) |
|---|---|----|----------|---------|-----|--------|----------|----|----------|----|
|   |   |    |          |         |     |        | 0        |    |          |    |
| 1 | 0 | 1  | 1        | 1       | 0   | 1      | 0        | 1  | 0        | 0  |
| 0 | 1 | 0  | 0        | 0       | 1   | 1      | 1        | 0  | 1        | 1  |
|   |   |    |          |         |     |        | 1        |    |          |    |

Below the Truth Table for the Carry out

#### 3.7.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the individual gates at the low-level is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 7: Half Adder timing diagram tested on iSim

## 3.8 3-Input OR Gate

#### 3.8.1 Truth Table

| a | b | c | a |   | b | $\vee$ | c) |
|---|---|---|---|---|---|--------|----|
| 1 | 1 | 1 | 1 | 1 | 1 | 1      | 1  |
| 1 | 1 | 0 | 1 | 1 | 1 | 1      | 0  |
| 1 | 0 | 1 | 1 | 1 | 0 | 1      | 1  |
| 1 | 0 | 0 | 1 | 1 | 0 | 1      | 0  |
| 0 | 1 | 1 | 0 | 1 | 1 | 1      | 1  |
| 0 | 1 | 0 | 0 | 1 | 1 | 1      | 0  |
| 0 | 0 | 1 | 0 | 0 | 0 | 1      | 1  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0      | 0  |

#### 3.8.2 Timing Diagram analysis



Figure 8: 3-Input OR gate timing diagram tested on iSim

## 3.9 4-input NOR Gate

## 3.9.1 Truth Table

| a | b | c | d | _ | (a | $\vee$ | b | $\vee$ | c | $\vee$ | d) |
|---|---|---|---|---|----|--------|---|--------|---|--------|----|
| 1 | 1 | 1 | 1 | 0 | 1  | 1      | 1 | 1      | 1 | 1      | 1  |
| 1 | 1 | 1 | 0 | 0 | 1  | 1      | 1 | 1      | 1 | 1      | 0  |
| 1 | 1 | 0 | 1 | 0 | 1  | 1      | 1 | 1      | 0 | 1      | 1  |
| 1 | 1 | 0 | 0 | 0 | 1  | 1      | 1 | 1      | 0 | 1      | 0  |
| 1 | 0 | 1 | 1 | 0 | 1  | 1      | 0 | 1      | 1 | 1      | 1  |
| 1 | 0 | 1 | 0 | 0 | 1  | 1      | 0 | 1      | 1 | 1      | 0  |
| 1 | 0 | 0 | 1 | 0 | 1  | 1      | 0 | 1      | 0 | 1      | 1  |
| 1 | 0 | 0 | 0 | 0 | 1  | 1      | 0 | 1      | 0 | 1      | 0  |
| 0 | 1 | 1 | 1 | 0 | 0  | 1      | 1 | 1      | 1 | 1      | 1  |
| 0 | 1 | 1 | 0 | 0 | 0  | 1      | 1 | 1      | 1 | 1      | 0  |
| 0 | 1 | 0 | 1 | 0 | 0  | 1      | 1 | 1      | 0 | 1      | 1  |
| 0 | 1 | 0 | 0 | 0 | 0  | 1      | 1 | 1      | 0 | 1      | 0  |
| 0 | 0 | 1 | 1 | 0 | 0  | 0      | 0 | 1      | 1 | 1      | 1  |
| 0 | 0 | 1 | 0 | 0 | 0  | 0      | 0 | 1      | 1 | 1      | 0  |
| 0 | 0 | 0 | 1 | 0 | 0  | 0      | 0 | 0      | 0 | 1      | 1  |
| 0 | 0 | 0 | 0 | 1 | 0  | 0      | 0 | 0      | 0 | 0      | 0  |

## 3.9.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the gate is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 9: NAND gate timing diagram tested on iSim

## 3.10 2-input Multiplexer

#### 3.10.1 Truth Table

| a | b | z | ((¬ | z) | $\wedge$ | a) | $\vee$ | (z | $\wedge$ | b) |
|---|---|---|-----|----|----------|----|--------|----|----------|----|
| 1 | 1 | 1 | 0   | 1  | 0        | 1  | 1      | 1  | 1        | 1  |
| 1 | 1 | 0 | 1   | 0  | 1        | 1  | 1      | 0  | 0        | 1  |
| 1 | 0 | 1 | 0   | 1  | 0        | 1  | 0      | 1  | 0        | 0  |
| 1 | 0 | 0 | 1   | 0  | 1        | 1  | 1      | 0  | 0        | 0  |
| 0 | 1 | 1 | 0   | 1  | 0        | 0  | 1      | 1  | 1        | 1  |
| 0 | 1 | 0 | 1   | 0  | 0        | 0  | 0      | 0  | 0        | 1  |
| 0 | 0 | 1 | 0   | 1  | 0        | 0  | 0      | 1  | 0        | 0  |
| 0 | 0 | 0 | 1   | 0  | 0        | 0  | 0      | 0  | 0        | 0  |

### 3.10.2 Timing Diagram analysis

The timing diagram visible below confirms what expected from the truth table. A time delay, equivalent to the delay generated by the gate is visible at the beginning of the diagram. This delay then propagates throughout the duration of the Test Bench.



Figure 10: Multiplexer timing diagram tested on iSim

#### 3.11 Full Adder

#### 3.11.1 Truth Table

Below the Truth Table for the Sum

| $\overline{a}$ | b | c | ((¬ | a) | Λ | (¬ | <i>b</i> ) | Λ | c) | V | ((¬ | a) | Λ | (b) | Λ | (¬ | c)) | V | ((a) | Λ | (¬ | <i>b</i> ) | Λ | (¬ | c)) | V | ((a) | Λ | (b) | ٨ | (c)) |
|----------------|---|---|-----|----|---|----|------------|---|----|---|-----|----|---|-----|---|----|-----|---|------|---|----|------------|---|----|-----|---|------|---|-----|---|------|
| 1              | 1 | 1 | 0   | 1  | 0 | 0  | 1          | 0 | 1  | 0 | 0   | 1  | 0 | 1   | 0 | 0  | 1   | 0 | 1    | 0 | 0  | 1          | 0 | 0  | 1   | 1 | 1    | 1 | 1   | 1 | 1    |
| 1              | 1 | 0 | 0   | 1  | 0 | 0  | 1          | 0 | 0  | 0 | 0   | 1  | 0 | 1   | 0 | 1  | 0   | 0 | 1    | 0 | 0  | 1          | 0 | 1  | 0   | 0 | 1    | 1 | 1   | 0 | 0    |
| 1              | 0 | 1 | 0   | 1  | 0 | 1  | 0          | 0 | 1  | 0 | 0   | 1  | 0 | 0   | 0 | 0  | 1   | 0 | 1    | 1 | 1  | 0          | 0 | 0  | 1   | 0 | 1    | 0 | 0   | 0 | 1    |
| 1              | 0 | 0 | 0   | 1  | 0 | 1  | 0          | 0 | 0  | 0 | 0   | 1  | 0 | 0   | 0 | 1  | 0   | 1 | 1    | 1 | 1  | 0          | 1 | 1  | 0   | 1 | 1    | 0 | 0   | 0 | 0    |
| 0              | 1 | 1 | 1   | 0  | 0 | 0  | 1          | 0 | 1  | 0 | 1   | 0  | 1 | 1   | 0 | 0  | 1   | 0 | 0    | 0 | 0  | 1          | 0 | 0  | 1   | 0 | 0    | 0 | 1   | 0 | 1    |
| 0              | 1 | 0 | 1   | 0  | 0 | 0  | 1          | 0 | 0  | 1 | 1   | 0  | 1 | 1   | 1 | 1  | 0   | 1 | 0    | 0 | 0  | 1          | 0 | 1  | 0   | 1 | 0    | 0 | 1   | 0 | 0    |
| 0              | 0 | 1 | 1   | 0  | 1 | 1  | 0          | 1 | 1  | 1 | 1   | 0  | 0 | 0   | 0 | 0  | 1   | 1 | 0    | 0 | 1  | 0          | 0 | 0  | 1   | 1 | 0    | 0 | 0   | 0 | 1    |
| 0              | 0 | 0 | 1   | 0  | 1 | 1  | 0          | 0 | 0  | 0 | 1   | 0  | 0 | 0   | 0 | 1  | 0   | 0 | 0    | 0 | 1  | 0          | 0 | 1  | 0   | 0 | 0    | 0 | 0   | 0 | 0    |

|                                         | a | b | c | (a | $\wedge$ | b) | $\vee$ | (a | $\wedge$ | c) | $\vee$ | (b | $\land$ | c) |
|-----------------------------------------|---|---|---|----|----------|----|--------|----|----------|----|--------|----|---------|----|
| Below the Truth Table for the Carry Out | 1 | 1 | 1 | 1  | 1        | 1  | 1      | 1  | 1        | 1  | 1      | 1  | 1       | 1  |
|                                         | 1 | 1 | 0 | 1  | 1        | 1  | 1      | 1  | 0        | 0  | 1      | 1  | 0       | 0  |
|                                         | 1 | 0 | 1 | 1  | 0        | 0  | 1      | 1  | 1        | 1  | 1      | 0  | 0       | 1  |
|                                         | 1 | 0 | 0 | 1  | 0        | 0  | 0      | 1  | 0        | 0  | 0      | 0  | 0       | 0  |
|                                         | 0 | 1 | 1 | 0  | 0        | 1  | 0      | 0  | 0        | 1  | 1      | 1  | 1       | 1  |
|                                         | 0 | 1 | 0 | 0  | 0        | 1  | 0      | 0  | 0        | 0  | 0      | 1  | 0       | 0  |
|                                         | 0 | 0 | 1 | 0  | 0        | 0  | 0      | 0  | 0        | 1  | 0      | 0  | 0       | 1  |
|                                         | 0 | 0 | 0 | 0  | 0        | 0  | 0      | 0  | 0        | 0  | 0      | 0  | 0       | 0  |

#### 3.11.2 Timing Diagram analysis



Figure 11: Full Adder timing diagram tested on iSim

#### 3.12 Discussion

As tested in lab, the results observed on the FPGA are in agreement both with the Timing Diagram and with the Truth table of this tested gate. We assume there's going to be a different time delay in the FPGA due to non-idealised conditions. As mentioned in the Timing Diagram analysis for every component, this non-idealised conditions are modelled by generating a small delay at the beginning of the output signal.

#### 3.13 Conclusion

In this lab we were able to successfully write, simulate and test all eleven required devices. At the same time we also became familiar with a number of new programs and skills such as; the ISE software, VHDL language, iSim simulation, PlanAhead and FPGA programming which is invaluable in creating a solid foundation for future labs. All the simulation results matched the theoretical expectations which confirms we are able to use these devices in higher level designs in the coming weeks.