

# Implementation of an I<sup>2</sup>C Writing Master

Marco Imbelli Cai

# Dipartimento di Ingegneria dell'Informazione Università di Pisa

Master degree in Computer Engineering, course of Electronics and Communication Systems

# Table of contents

| Table of contents                                                       | 2  |
|-------------------------------------------------------------------------|----|
| The I <sup>2</sup> C protocol                                           | 3  |
| An overview                                                             | 3  |
| Anatomy of an I <sup>2</sup> C transaction                              | 3  |
| Acknowledgment (ACK) and Not ACKnowledgement bits                       | 4  |
| Protocol applications                                                   | 5  |
| Advantages and limitations                                              | 6  |
| Design of an I <sup>2</sup> C Writing Master                            | 8  |
| Adopted software                                                        | 8  |
| Device structure                                                        | 8  |
| Design assumptions                                                      | 9  |
| Finite state machine                                                    | 10 |
| Testing the component                                                   | 13 |
| Testbench design                                                        | 13 |
| Testing                                                                 | 13 |
| Use case 1: wrong address, NACK provided                                | 13 |
| Use case 2: address ACK provided, data NACK provided, no repeated start | 14 |
| Use case 3: address ACK provided, data ACK provided, repeated start     | 14 |
| Use case 4: address ACK provided, data ACK provided, no repeated start  | 15 |
| Synthesis and Implementation in Xilinx Vivado                           | 16 |
| Details                                                                 | 16 |
| RTL elaboration                                                         | 16 |
| Synthesis                                                               | 16 |
| Conclusions                                                             | 18 |

# The I<sup>2</sup>C protocol

#### An overview

The I<sup>2</sup>C (Inter Integrated Circuit) protocol is a synchronous, multi-master/multi-slave, packet-switched, single-ended, serial communication bus. The bus was developed by Philips in 1982, in its first version, and it is today (after improvements) widely used for attaching lower-speed peripherals ICs to processors and microcontrollers in short-distance, intraboard communications.

The bus is basically composed of two main wires: SDA and SCL. The former is the data line, while the latter is the clock line. To address different slaves that could be connected to such shared bus, the protocol uses a 7-bit addressing scheme (that allows to address up to 128 different slaves) to transmit 8-bit packets.

## Anatomy of an I<sup>2</sup>C transaction

As previously mentioned, the communication happens through two lines: a clock line, SCL (Serial CLock), and a data line, SDA (Serial DAta), and it works as here described:

- 1. The master receives a slave address and a data byte from the suer logic: the first identifies the slave to which the second byte is going to be serially delivered. Whenever the logic will signal to do so, the transmission will start.
- 2. The master starts the transmission by sending a START bit, which is identified by a high-to-low transition of the SDA line with the SCL line high.
- 3. The master starts transmitting serially the t bits of the slave's address. The address is sent with the most significant bit first.
- 4. The master sends a final bit representing the type of operation that it is about to be executed: 0 to signal a WRITE operation (data will be *sent* to the slave) or 1 to signal a READS one (data will be *received* from the slave).
- 5. The slave answers to the received byte (the address and the operation bit form an 8-bit packet) with an ACK (active low) or a NACK (active high) on the SDA line. The former symbolizes that the slave exists on the bus and that it is and is ready to receive the data byte or to transmit one to the master, while the former can be generated for multiple reasons. A more detailed description of ACKs/NACKs usage and generation reasons is provided in the next paragraph.
- 6. The master, after receiving an ACK, continues either in transmit or receive mode, by transmitting the data byte to the slave or by receiving a byte from the slave. In either case, after the transmission/reception, an ACK/NACK stage happens to symbolize the

success/failure of the operation. The data byte is sent/received by starting from its significant bit.

#### 7. The master can:

- a. Stop the communication by generating a STOP condition, which is identified by a low-to-high transition of the SDA line with the SCL line high. If this is the case, the master stops transmitting/receiving after the ACK/NACK reception, waits for new commands and eventually goes back to point 1.
- b. Continue to interface with the chosen slave in what is called a *Repeated Start* procedure, in which after the ACK/NACK reception stage, another START bit is sent on the SDA line with the same structure as in point 2. If this is the case, the master retains the control of the bus and after receiving commands from the user logic, it eventually goes back to point 1.

Except from the generation of the START/STOP conditions, all the other transitions of the SDA line take place with the SCL one low.

Figure 1.1 shows an example of a full I<sup>2</sup>C transmission, in which the master writes a byte containing 0x09 to the slave at the address 0x66:



Figure 1.1: writing 0x09 to the slave at 0x06

In the above figure, the START and STOP bits are indicated respectively by "S" and "P", while the ACKs are indicated by "A".

#### Acknowledgment (ACK) and Not ACKnowledgement bits

The acknowledgement phase takes place after the transmission/reception of every byte, and allows the receiver to signal the transmitter that the byte was successfully received and another one may be sent afterwards. Since ACKs/NACKs are generated after a byte transmission, they take place during the ninth SCL cycle (which is used as a clock in the I2C protocol) if we start counting cycles from the first bit transmission one.

The ACK signal is delivered by pulling low the SDA line during this ninth SCL cycle.

When the SDA line remains instead high during the ninth SCL cycle, a NACK condition is being experienced. If this is the case, the controller can either generate a STOP condition to abort the transmission or a repeated START condition to start a new one, for example to retransmit the last byte. The protocol defines five conditions that lead to the generation of a NACK signal:

- 1. No receiver is present on the bus with the transmitted address, so no device can answer with an ACK bit.
- 2. The receiver cannot receive/transmit at the moment, as it is busy with some other real-time function.
- 3. The receiver gets data that it doesn't understand.
- 4. The receiver cannot get any more data bytes.
- 5. The receiver wants to stop receiving bytes for some other reason.

#### **Protocol applications**

As previously mentioned, the I<sup>2</sup>C protocol is a synchronous, multi-master/multi-slave, packet-switched, single-ended, serial communication bus. It is used mainly to communicate with devices in which simplicity and low costs are primary factors, compared to transmission speed.

Some common applications of the protocol include:

- Access to Flash Memories and EEPROMS
- Access to ADCs and DACs with low speed
- Computer monitors settings update
- Volume tweaking in speakers
- Display control in cellular phones
- Reading of sensor values
- Activation and deactivation of the power supply devices of electronic systems

Moreover, the protocol is directly implementable using two generic I/O pins and a rather simple software/firmware (bit-banging technique).

Figure 1.2 shows an example interconnection of I<sup>2</sup>C bus applications.



Figure 2: I<sup>2</sup>C applications

#### Advantages and limitations

The I<sup>2</sup>C bus has many advantages:

- It is cheaper to implement than comparable low-power buses, uses fewer pins than most of the other serial communication protocols and employs a simpler physical layer.
- It supports up to 127 different devices.
- It can reach transfer rate peaks of 400Kbps, which is fast enough for most of human interfaces as well as fan control, temperature sensing and other low-speed control logic.
- It has been (historically) less onerous for manufacturers to include such protocol in their design rather than spend time and resources on developing their own.

These advantages are, anyways, balanced by some limitations of this protocol, that makes it not suitable for some classes of devices:

- On low-power systems, the pull-up resistors used in the design can consume more power than the entire rest of the design combined, and often limit the speed of the bus itself. This is the reason for which some designers are switching to other serial bus technologies (e.g., I<sup>3</sup>C or SPI, which do not need pull-up resistors at all).
- The seven bits addressing scheme can be a limitation when more than 128 devices need to be connected to the same I<sup>2</sup>C bus. An additional 3-bit extension to the addresses is available (10-bit addressing scheme), but is rarely adopted and many operating systems don't even support it.

- Devices using the I<sup>2</sup>C protocol are allowed to stretch the SCL line speed to meet their particular needs. This can use up bandwidth that may be needed by faster devices and result in an increase in latency.
- Because I<sup>2</sup>C is a *shared* bus, there is the possibility for a connected device to experience a failure and compromise the usage of the entire bus to the other connected devices, until a reset condition is asserted.

Because of these limitations (address management, potential faults, speed), very few I2CX buses arrive to have even a dozen devices connected. Manufacturers usually try to mitigate such limits by employing multiple I<sup>2</sup>C bus segments, in which devices with different speed ranges are grouped.

# Design of an I<sup>2</sup>C Writing Master

### Adopted software

The design of the device has been carried out by using the VHDL general-purpose programming language on the Visual Studio Code IDE.

The testing campaign has been performed by employing the ModelSim – Intel FPGA Starter Edition 2020.1 software.

The implementation phase has been carried out by using the Xilinx Vivado software on version 2020.2.

#### Device structure

The provided interface of the device to be implemented is shown in *Figure 2.1*, while *Figure 2.2* shows the actual interface that was chosen for the implementation of such device:



Figure 2.1: provided interface

Figure 2.2: used interface

#### Ports' characteristics and usages are reported in Table 2.1:

| Port   | Mode | Width | Data type        | Description                                                                                                                                                |
|--------|------|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk    | in   | 1     | std_logic        | The system's clock                                                                                                                                         |
| reset  | in   | 1     | std_logic        | Asynchronous active high reset                                                                                                                             |
| addr   | in   | 7     | std_logic_vector | Address of the target slave                                                                                                                                |
| data   | in   | 8     | std_logic_vector | Data to be transmitted                                                                                                                                     |
| valid  | in   | 1     | std_logic        | Enables the writing process, once both addr and data have been provided by the user logic:  • 0: no transaction is initiated • 1: start of the transaction |
| repeat | in   | 1     | std_logic        | Enables the repeated start process after a data ACK has been received:                                                                                     |

|         |     |   |           | <ul> <li>0: no repeated start is performed</li> <li>1: repeated start procedure is performed</li> </ul> |
|---------|-----|---|-----------|---------------------------------------------------------------------------------------------------------|
| sda_in  | in  | 1 | std_logic | Serial DAta input line of the I <sup>2</sup> C bus, from the slave at address addr to the device        |
| sda_out | out | 1 | std_logic | Serial DAta output line of the I <sup>2</sup> C bus, from the device to the slave at address addr       |
| scl     | out | 1 | std_logic | Serial CLock line of the I <sup>2</sup> C bus                                                           |

Table 2.1: ports' characteristics and their usage

The additional port named "repeat" was not present in the original provided and proposed interface. Anyway, this port is necessary to give the user logic the possibility to decide whether to continua after a transaction with the so called *Repeated Start* procedure or not.

Moreover, the bi-directional port "sda" has been split into two uni-directional ports ("sda\_out" and "sda\_in") in order to facilitate the implementation and usage of such serial data line.

#### Design assumptions

The design of this I2C Writing Master unit has been caried out by considering some assumptions, that are reported below:

- The following implementation only takes care of the writing part of the protocol.
- The SCL line is 32 times slower than the system's clock
- The SDA line is implemented via two separate ports (sda\_out, OUT port, and sda\_in, IN port)
- The contacted slave is going to behave correctly and as expected by the master device

#### Finite state machine

Figure 2.3 shows the finite state machine that describes the behavior of the designed component. The edges that don't specify any transition condition represent transitions that are triggered only by means of clocks rising/falling edges' detection.



Figure 2.3: FSM of the designed I<sup>2</sup>C writing master

In *Table 2.2* a more detailed description of the states and the transitions among them is provided.

| State                                                            | Description                                                                                                                                                                      | Transition to  | If                                                                                                                                                                                      |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDLE                                                             | The device waits for<br>the address and data.<br>If valid is asserted,<br>transmission can<br>start                                                                              | START          | Valid is asserted                                                                                                                                                                       |
| START                                                            | The START BIT is sent to signal the start of the transmission                                                                                                                    | SEND_BIT       | SCL gets enabled                                                                                                                                                                        |
| SEND_BIT                                                         | The device sends the address or data bit depending on the counter                                                                                                                | COUNTER_UPDATE | Falling edge of SCL                                                                                                                                                                     |
|                                                                  | The counter to keep track of which bit                                                                                                                                           | SEND_BIT       | Falling edge of SCL, still bits to transmit                                                                                                                                             |
| COUNTER_UPDATE needs to be sent is updated until it reaches zero |                                                                                                                                                                                  | ACK_RECEPTION  | Falling edge of SCL,<br>bits have been transmitted                                                                                                                                      |
| ACK_RECEPTION v t ack_c                                          |                                                                                                                                                                                  | SEND_BIT       | Address was transmitted,<br>ACK was received                                                                                                                                            |
|                                                                  | The device reads the ACK or NACK signal from the connected slave.  Depending on whether it transmitted an address or a data byte, and on repeat, different states can be reached | REPEATED_START | Data was transmitted, ACK was received, repeat is asserted                                                                                                                              |
|                                                                  |                                                                                                                                                                                  | STOP           | <ul> <li>Address was transmitted, NACK was received</li> <li>Data was transmitted, NACK was received</li> <li>Data was transmitted, ACK was received, repeat is not asserted</li> </ul> |
| REPEATED_START                                                   | The repeated start condition is provided on SDA by the device                                                                                                                    | IDLE           | Falling edge of SCL                                                                                                                                                                     |
| STOP                                                             | The STOP BIT is sent<br>by the device to<br>signal the end of the<br>transmission                                                                                                | IDLE           | Counter that generates the STOP condition elapses                                                                                                                                       |

| Each of the above |              | IDLE | Docat is asserted |
|-------------------|--------------|------|-------------------|
| states            | <del>-</del> | IDLE | Reset is asserted |

More explanations about the device's behavior can be found in the VHDL code file.

# Testing the component

### Testbench design

The employed testbench interface is showed in *Figure 3.1*. As previously mentioned, the testing campaign has been performed by employing the ModelSim – Intel FPGA Starter Edition 2020.1 software.



Figure 3.1: testbench interface

By compiling the VHDL file, the compilation results successful without any warning message.

#### **Testing**

In this section, four different use cases of functioning of the designed I<sup>2</sup>C writing master are descripted.

#### Use case 1: wrong address, NACK provided



- 1. Valid is asserted: the transmission can start
- 2. The high-to-low transition of sda\_out while scl is high indicates the START condition
- 3. The address is sent on sda\_out by the device: it can be seen that in this transmission the address that is being sent is the 7-bit sequence '1001111'
- 4. The command bit is sent on sda out
- 5. The device checks the status of sda\_in to find it high: this means that a NACK has been raised. The reasons for a NACK generation can be found in section 1.

6. The low-to-high transition of sda\_out while scl is high indicates the STOP condition.

#### Use case 2: address ACK provided, data NACK provided, no repeated start



- 1. Valid is asserted: the transmission can start
- 2. The high to low transition of sda\_out while SCL is high indicates the START condition
- 3. The address is sent on sda\_out by the device: it can be seen that in this transmission the address that is being sent is the 7-bit sequence '1011001'
- 4. The command bit is sent on sda\_out
- 5. The device checks the status of sda\_in to find it low: this means that an ACK has been generated by the contacted slave for the transmitted byte. This signals the master that the data byte can be sent.
- 6. The data byte is sent on sda\_out by the device: it can be seen that in this transmission the byte that is being transmitted is the 7-bit sequence '11001010'.
- 7. The device checks the status of sda\_in to find it high: this means that a NACK has been raised by the slave for the received byte. The reasons for a NACK generation can be found in section 1.
- 8. The low-to-high transition of sda\_out while scl is high indicates the STOP condition.

#### Use case 3: address ACK provided, data ACK provided, repeated start



- 1. Valid is asserted: the transmission can start
- 2. The high to low transition of sda out while SCL is high indicates the START condition
- 3. The address is sent on sda\_out by the device: it can be seen that in this transmission the address that is being sent is the 7-bit sequence '1011001'
- 4. The command bit is sent on sda out
- 5. The device checks the status of sda\_in to find it low: this means that an ACK has been generated by the contacted slave for the transmitted byte. This signals the master that the data byte can be sent.
- 6. The data byte is sent on sda\_out by the device: it can be seen that in this transmission the byte that is being transmitted is the 7-bit sequence '11001010'.
- 7. The device checks the status of sda\_in to find it low: this means that an ACK has been generated by the contacted slave for the transmitted byte.

8. The master pulls sda\_out from low to high to signal the slave the start of a repeated start procedure. After this, the master will remain idle until the valid signal is asserted again for a new transmission. No STOP condition is generated.

#### Use case 4: address ACK provided, data ACK provided, no repeated start



- 1. Valid is asserted: the transmission can start
- 2. The high to low transition of sda\_out while SCL is high indicates the START condition
- 3. The address is sent on sda\_out by the device: it can be seen that in this transmission the address that is being sent is the 7-bit sequence '1011001'
- 4. The command bit is sent on sda out
- 5. The device checks the status of sda\_in to find it low: this means that an ACK has been generated by the contacted slave for the transmitted byte. This signals the master that the data byte can be sent.
- 6. The data byte is sent on sda\_out by the device: it can be seen that in this transmission the byte that is being transmitted is the 7-bit sequence '01101001'.
- 7. The device checks the status of sda\_in to find it low: this means that an ACK has been generated by the contacted slave for the transmitted byte.
- 8. The low-to-high transition of sda out while scl is high indicates the STOP condition.

Of course, it has to be reminded that the functioning of the device is going to be correct if the contacted slave will be correctly driven.

# Synthesis and Implementation in Xilinx Vivado

In this section, the followed steps for synthesizing and implementing the designed component on an FPGA (Field Programmable Gate Array) device are explained, and the obtained results will be reported.

#### **Details**

The FPGA device that has been employed in this phase is embedded on a ZyBO (Zynq BOard), and is identified by the code 'xc7z010clg400-1'.

Note that the workflow is carried out by employing an "out of context" synthesis mode and the "Vivado synthesis default reports" strategy.

To make the Vivado tool evaluate the timing constraints correctly, a barrier of registers has been placed at every input/output port of the component (except from the 'clock' and 'reset' ones).

#### RTL elaboration

After visualizing the RTL elaborated design, the component is shown without any warning or error messages. Reporting an image of the schematic at this stage would be meaningless because of the out-of-context synthesis mode.

#### **Synthesis**

After running the synthesis and opening the synthesized design, some warning messages are reported. The Vivado tool reports that some signals are getting read inside a process but they weren't placed in the sensitivity list of such process. This won't anyway cause any problem, since the expected behavior of the device is exactly the one shown by the simulations.

Moreover, Vivado signals the risk of inferring latches on three of the employed signals. This as well is not a problem, since if-then-else flows and conditions cover all the possible states that the device could be in.

Table 4.1 shows the chosen clock frequency and the resulting Worst Negative Slack (WNS).

| Clock frequency | Nanoseconds equivalent | Worst Negative Slack (WNS) |  |
|-----------------|------------------------|----------------------------|--|
| 125 Mhz         | 8 ns                   | 5.649 ns                   |  |

Table 4.1: timing results

Based on the data, the maximum clock frequency (theoretically) achievable by the component can be computed in the following way, knowing that  $125 \, MHz = 8 \, ns$ :

$$\frac{1}{8-WNS} \cdot 1000 = \frac{1}{2.351} \cdot 1000 \approx 425 \, MHz$$
.

The critical path reported by the Vivado tool is shown in *Figure 4.1*, while a rough power usage estimation data is reported in *Figure 4.2*.



Figure 4.1: critical path



Figure 4.2: rough power estimation

# **Conclusions**

The I<sup>2</sup>C (Inter Integrated Circuit) protocol is a synchronous, multi-master/multi-slave, packet-switched, single-ended, serial communication bus. The bus was developed by Philips in 1982, in its first version, and it is today (after improvements) widely used for attaching lower-speed peripherals ICs to processors and microcontrollers in short-distance, intraboard communications.

The performed analysis has shown that even if I2C master devices are usually driven with a frequency that can arrive up to 1MHz (and 400kHz are usually sufficient), the design component's speed could be pushed beyond 125MHz and theoretically arrive to work with frequencies up to  $\approx$  425 Mhz.

However, this is never the case since slave devices that employ the I<sup>2</sup>C bus can almost never support those kinds of clock frequencies.