# **PULSE GENERATOR**

Electronic Systems' Project

#### **Abstract**

Design and development of a pulse generator hardware using Xilinx FPGA Zync platform

## Index

| Introduction                                    | 2  |
|-------------------------------------------------|----|
| Functional requirements                         | 2  |
| Non-functional requirements                     | 2  |
| Possible employments                            | 2  |
| Architectural design                            | 3  |
| Input and output ports                          | 3  |
| Logic scheme                                    | 3  |
| Registers                                       | 3  |
| Signals used                                    | 4  |
| VHDL code                                       | 5  |
| dff.vhd – D Flip Flop VHDL description          | 5  |
| pulsegen.vhd – Pulse Generator VHDL description | 6  |
| Testing                                         | 9  |
| Test plan                                       | 9  |
| Tested cases                                    | 11 |
| pulsegen_tb.vhd – Testbench description         | 12 |
| Results of the tests                            | 16 |
| Synthesis                                       | 21 |
| Vivado's elaborated design                      | 21 |
| Timing constraints                              | 21 |
| Synthesis warnings                              | 21 |
| Setup and hold slacks                           | 21 |
| Critical path                                   | 22 |
| Utilization report                              | 23 |
| Power report                                    | 23 |
| Conclusions                                     | 24 |

## Introduction

#### Functional requirements

The pulse generator that we want to design is a device that, given a single-clock-long pulse on the input, switches between two modes: the first one makes the output to be constant, keeping the previous value; the second one makes the output switch between the high and the low logic value at each clock cycle, producing some pulses.

If a pulse long more than one clock cycle is given to the input, then the output has to go to '0', and an error signal must be raised to '1'. This status of the device (including the last mode in which the system was before the error) is kept until the next right pulse (the one during exactly one clock cycle) given to the input.

### Non-functional requirements

Since the device has to recognize one-clock-long pulses, the device has to be synchronized by an external clock signal, and a reset signal must be used to initialize it.

For a coherence purpose, we want the two outputs of the system (out and error signals) to respond to the input at the same time.

No particular time constraints are requested for this application; in fact, when an input is given we cannot expect the output to immediately respond. However, we have to design the circuit in a way that this response time is minimized.

## Possible employments

A pulse generator can be used for several applications. Since its main functionality is that to provide rectangular pulses, it can be used to build a testing framework for electronic devices, to synchronize a circuit, to halve the clock frequency (given an input clock we obtain a clock signal on the output that has exactly the double of the period of the first one).

## Architectual design

## Input and output ports

#### Input ports:

- Mode: it is the main input of the device; pulses are given to this input;
- Clock: external clock signal to synchronize the device;
- Reset: external reset signal to initialize the device.

#### Output ports:

- Out: it is the main output of the device, it can change each clock cycle or stay constant according to the input given on the 'Mode' port;
- Error: it is the error flag signal; it raises to one whenever a not valid pulse is fed to the 'Mode' port.

## Logic scheme



## Registers

- M\_0: it stores the value of the input given at the current clock cycle;
- **M\_1**: it stores the value of the input given at the previous clock cycle;
- LAST\_LONG\_PULSE: it contains a '1' if a not valid pulse was detected at the previous clock cycle, '0' otherwise;
- **ERROR**: it contains '1' if a not valid pulse was detected, and stay to the high logic value until a right pulse is detected, then it contains a '0';

- **MODE**: it contains '0' if the device is in "constant output" mode, '1' if it's in the "switching output" mode;
- **OUTP**: it's the register holding the 'Out' port;
- **ERROR\_OUT**: it is the register holding the 'Err' port; it's introduced to make the Err output go to 1 at the same time at which the Out port goes to '0' after an error is detected.

#### Signals used

- **m\_0**: it's the signal at the output of M\_0 register;
- **m\_1**: it's the signal at the output of M\_1 register;
- *long\_pulse*: it's the signal detecting a pulse during more than one clock cycle. In fact, it is the and between m\_0 and m\_1, so it means that if they're both to '1', the current and the previous value of the input are '1', so the input is seeing a pulse during at least two clock cycles;
- neg\_edge: it's the signal detecting the negative edge of the pulse given to the input. In fact, it is the and between m\_1 and not m\_0, so it means that neg\_edge is '1' if the previous value of the input is '1' and the current one is '0': a pulse has just finished.
- *last\_long\_pulse*: it's the signal at the output of LAST\_LONG\_PULSE register;
- right\_pulse: it's the signal detecting each one-clock-long pulse. In fact, it is the and between neg\_edge and last\_long pulse, so it means that if a negative edge on the input is found (neg\_edge is '1') and before that edge no errors were found (last\_long\_pulse is '0') then the last pulse must be a good pulse;
- *error\_in:* it's the input of the ERROR register; when no right pulses are found, the ERROR register must contain the same value as before or '1', if a long pulse is detected. When a right pulse is found, the ERROR register must immediately go to '0';
- *error*: it's the signal at the output of the ERROR register;
- mode\_in: it's the signal at the input of the MODE register; when a right pulse is detected,
   the mode of the system has to be switched, otherwise is kept the same value of the mode;
- *mode*: it's the signal at the output of the MODE register;
- *outp\_in*: it's the signal at the input of the OUTP register; if no error is detected and the mode of the system is '0', then the output stay constant. If no error is detected and the mode of the system is '1', then the output has to switch from high to low value at each clock; otherwise, if an error is detected, the OUTP register must immediately go to '0'.

## VHDL code

## dff.vhd – D Flip Flop VHDL description

```
library IEEE;
use IEEE.std logic 1164.all;
entity DFF is
    port(
        d: in std logic;
        clk: in std logic;
        rst: in std logic;
        q: out std logic);
end DFF;
architecture rtl of DFF is
begin
    dff proc: process(clk, rst)
   begin
        if the reset signal is '0', the output has to go to '0'
        if(rst='0') then
            q <= '0';
        if the reset is not '0' and a positive edge of the edge is
found
        then the output takes the value of the input
        elsif(rising edge(clk)) then
            q <= d;
        end if;
    end process;
end rtl;
```

#### pulsegen.vhd – Pulse Generator VHDL description

```
library IEEE;
use IEEE.std logic 1164.all;
entity pulsegen is
    port(
        m : in std logic;
        clock : in std logic;
        reset : in std logic;
        o : out std logic;
        err : out std logic);
end pulsegen;
architecture rtl of pulsegen is
-- including d-flip-flop component
    component dff is
        port(
            d: in std logic;
            clk: in std logic;
            rst: in std logic;
            q: out std logic);
    end component;
-- defining all the needed signals
    signal m 0 : std logic;
    signal m 1 : std logic;
    signal neg edge : std logic;
    signal long pulse : std logic;
    signal right pulse : std logic;
    signal last long pulse : std logic;
    signal error in : std logic;
    signal error : std logic;
    signal mode in : std logic;
    signal mode : std logic;
    signal outp in : std logic;
    signal outp : std logic;
    signal outp mux in : std logic vector(1 downto 0);
begin
   mapping each register's port to the signals of the pulse
generator
    m 0 req:dff
        port map (
            d \Rightarrow m
            clk => clock,
            rst => reset,
            q \Rightarrow m 0
        );
```

```
m 1 reg:dff
        port map(
            d \Rightarrow m 0,
            clk => clock,
            rst => reset,
            q \Rightarrow m_1
        );
    last long pulse reg:dff
        port map(
            d => long pulse,
            clk => clock,
            rst => reset,
            q => last long pulse
        );
    error reg:dff
        port map(
            d => error in,
            clk => clock,
            rst => reset,
            q => error
        );
    mode reg:dff
        port map(
            d => mode in,
            clk => clock,
            rst => reset,
            q => mode
        );
    outp reg:dff
        port map(
            d => outp in,
            clk => clock,
            rst => reset,
            q => outp
        );
    error out reg:dff
        port map(
            d => error,
            clk => clock,
            rst => reset,
            q => err
        );
-- neg edge detects a negative edge on the input, checking the
current and previous value of the input
    neg edge <= m 1 and not(m 0);</pre>
```

```
-- long pulse detects a pulse longer than one clock cycle
   long pulse <= m 0 and m 1;</pre>
-- right pulse checks if the last pulse given to the input is
good or not.
-- It checks if a negative edge is found and if it's not
associated to a long pulse
    right pulse <= neg edge and not(last long pulse);</pre>
-- error in is the input of error reg register. It resets the
error register if a good pulse is found,
-- or else keeps the previous value of the error signal or sets
the error register to one if a long pulse is detected
    error in <= '0' when right pulse = '1' else
                long pulse or error;
-- mode in is the input of mode reg register. It switches when a
right pulse is detected, else it makes the mode reg to
-- keep the same value
   mode in <= not (mode) when right pulse = '1' else
               mode;
-- outp mux in is the input to the multiplexer before the
outp reg register. The most significant bit is the error signal
    outp mux in <= error & mode;
-- outp in is the input of outp reg register. If no error is
found: if the mode of the system is '0', then the output is kept
-- constant, otherwise the output is swiched at each clock cycle.
If an error is detected, the output goes to '0'.
    outp in <= outp when outp mux in = "00" else
               not(outp) when outp mux in = "01" else
               " () " ;
-- the output of the device is the output of the outp reg
register
    o <= outp;
end rtl;
```

## **Testing**

#### Test plan

The system must respond correctly to different use cases; from the ones in which inputs are given correctly, in which the output has to change accordingly, to the ones with long pulses. In that case, when the situation of error is finished, everything has to appear as it was before the error.

To accurately test each case in which the system can end up, it's necessary to understand which are the possible combination of pulses that can be fed to the input. After enumerating all of them, we can choose which one of them is really interesting to check if the system works as it has to.

There are two kind of pulses: the 'right' pulses (those whose length is one clock cycle) and the 'wrong' ones (the others). At first, we have to test if the right and the wrong pulses alone work as expected; moreover, we have at least to check that a 2-clock-cycles-long pulse works the same as an N-clock-cycles-long one. Those tests are respectively number 1, 4 and 5 of the below table of test cases.

The two kinds of pulses can be put in any sequence, and there are four ways to do this:

- 1. Every pulse is a right pulse (R-...-R);
- 2. Every pulse is a wrong pulse (W-...-W);
- 3. There's at least one wrong pulse after a right pulse (...-W-R-...);
- 4. There's at least one right pulse after a wrong pulse (...-R-W-...);

With the ...-W-R-... sequence we are considering also how the system reacts when it recovers from an error.

Note that every other combination of pulses can be traced back to a combination of the ones listed above. For instance, testing the sequence Right – Wrong – Wrong, it's equivalent to test the sequence R-W and the sequence W-W. This is because this system does not keep trace of the past pulses, except for the one that is being fed to the device at a certain instant, so it's physically impossible to have different behaviors for the two cases listed before in the example. We are going to test one similar case to be sure that everything works fine (test 9).

So, we test the 'W-W' sequence in test 6, the 'R-W' one in test 7, the 'W-R' one in test 8. To test the 'R-R' sequence we take the opportunity to check what happens when we pass from the

switching mode to the constant one, and we want to get both a '0' and a '1'. So two tests are made for 'R-R', in tests 2 and 3; one with an odd number of clock cycles in between the two pulses, the other one with an even number of clock cycles.

Moreover, it's important to check that everything works fine when multiple pulses are given with a single clock cycle of space between them. We will call those tests N', where N is the number of a test in the test plan table. Again, it's not interesting to check all the possible combinations of spacing in between pulses because this device, as it's designed, cares only about the state of the system at a certain point and the type of the pulse that's being fed to it at a certain moment.

Cases 1, 4 and 5 don't obviously admit the N' form, neither do case 2, because it requires an even number of clock cycles in between the two pulses.

| # | Sequence | Input                                                                                                      | Expected response                                                                                                                                                                   |
|---|----------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | R        | 1 single clock pulse                                                                                       | Before the pulse, the output is constant ('0' in this case); then it begins switching between '0' and '1'.                                                                          |
| 2 | R-R      | <ul><li>1 single clock pulse</li><li>+ 1 single clock pulse after an odd number of clock cycles</li></ul>  | After the first pulse, the output is switching; then, after the second pulse, the output stabilizes on the '0' value.                                                               |
| 3 | R-R      | <ul><li>1 single clock pulse</li><li>+ 1 single clock pulse after an even number of clock cycles</li></ul> | After the first pulse, the output is switching; then, after the second pulse, the output stabilizes on the '1' value.                                                               |
| 4 | W        | 1 pulse during 2 clock cycles                                                                              | Before the pulse, the output is constant; after the second pulse, the output goes to '0', while the error flag goes to '1'. Those changings to the outputs happen at the same time. |
| 5 | W        | 1 pulse during 5 clock cycles                                                                              | Same behavior as use case #4.                                                                                                                                                       |
| 6 | W-W      | 1 pulse during 2 clock cycles<br>+ 1 pulse during 5 clock cycles                                           | After the first wrong pulse, the output goes to '0' and the error flag goes to '1'. The second pulse is ignored.                                                                    |
| 7 | R-W      | 1 single clock pulse<br>+ 1 pulse during 5 clock cycles                                                    | After the first pulse, mode switches to '1' and the output star switching between '0' and one. After                                                                                |

|   |         |                                 | the wrong pulse output goes to '0' and the error    |
|---|---------|---------------------------------|-----------------------------------------------------|
|   |         |                                 | flag raises to '1'.                                 |
| 8 | W-R     | 1 pulse during 2 clock cycles   | After triggering an error, the second right pulse   |
|   |         | + 1 single clock pulse          | makes the error flag go to '0' and the output       |
|   |         |                                 | switch between '0' and '1'. In fact, at first the   |
|   |         |                                 | system mode is '0' (constant). The first wrong      |
|   |         |                                 | pulse is ignored. The second pulse switches the     |
|   |         |                                 | mode from '0' to '1' (switching).                   |
| 9 | R-W-W-R | 1 single clock pulse            | After the first pulse, the output start to switch.  |
|   |         | + 1 pulse during 3 clock cycles | The second (wrong) pulse makes the output go        |
|   |         | + 1 pulse during 5 clock cycles | to '0' and the error flag go to '1'. The next wrong |
|   |         | + 1 single clock pulse          | pulse is ignored. The last pulse is correct, so the |
|   |         |                                 | mode switches to '0', the output is kept constant   |
|   |         |                                 | (to '0') and the error goes to '0'.                 |

#### Tested cases

In the test bench written for testing the pulse generator, only some of the test plan cases will actually be implemented. This is because some of them are really not so interesting after trying some others:

- Testing case 1 is useless if we test at least one between case 2 and 3;
- Testing case 2 is not interesting if we test case 3;
- Testing case 2' is interesting to see if the system rolls immediately back to its original state; so testing case 3' is not interesting anymore;
- We can choose one between cases 6 and 6', because in both cases the second pulse will always be ignored; we choose case 6' because it's more restrictive;
- Case 9', in which every pulse is spaced from the others by a single clock cycle, is not a good test, because it's even too specific; it's better to test case 9 mixing some 1 clock cycle spacing with N clock cycle spacing.

In the end we come up with the following implemented test cases: 3, 4, 5, 7, 8, 9, 2', 6', 7', 8'.

```
pulsegen tb.vhd – Testbench description
library IEEE;
use IEEE.std logic 1164.all;
entity pulsegen tb is
end pulsegen tb;
architecture test of pulsegen tb is
    constant T CLK : time := 8 ns;
    signal mode tb : std logic;
    signal clk tb : std logic := '0';
    signal rst tb : std logic := '0';
    signal o tb : std logic;
    signal err tb : std logic;
    signal end sim tb : std logic := '0';
    component pulsegen is
        port(
            m : in std logic;
            clock : in std logic;
            reset : in std logic;
            o : out std logic;
            err : out std logic);
    end component;
    begin
        clk tb <= not(clk tb) or end sim tb after T CLK/2;
        end sim tb <= '1' after T CLK*250;
        dut:pulsegen
            port map(
                m \implies mode tb,
                clock => clk tb,
                reset => rst tb,
                o \Rightarrow o tb,
                err => err tb
            );
        test proc: process(clk tb)
            variable t : integer := 0;
            begin
            if (rising edge(clk tb)) then
                case(t) is
```

```
generality, to better visualize
-- the instant at which a certain input is actually read. This is
because if an input is given
-- precisely on the clock edge, it will be seen only at the next
edge. Moreover, having the signal
-- change at the same instant of the clock is not realistic.
                     when 0 => mode tb <= '0' after 7 ns;</pre>
                     CASE 3 - R-R
                     reset
                     when 1 => rst tb <= '0' after 7 ns;</pre>
                     when 2 => rst tb <= '1' after 7 ns;</pre>
                     right pulse
                     when 10 => mode tb <= '1' after 7 ns;</pre>
                     when 11 => mode tb <= '0' after 7 ns;</pre>
                     right pulse after even spacing
                     when 13 => mode tb <= '1' after 7 ns;</pre>
                     when 14 => mode tb <= '0' after 7 ns;</pre>
                     CASE 4 - W
                     reset
                     when 21 => rst tb <= '0' after 7 ns;</pre>
                     when 22 => rst tb <= '1' after 7 ns;</pre>
                     wrong pulse - 2 clocks
                     when 30 => mode tb <= '1' after 7 ns;</pre>
                     when 32 => mode tb <= '0' after 7 ns;</pre>
                     _____
                     CASE 5 - W
                     reset
                     when 41 => rst tb <= '0' after 7 ns;
                     when 42 => rst tb <= '1' after 7 ns;</pre>
                     wrong pulse - 5 clocks
                     when 50 => mode tb <= '1' after 7 ns;</pre>
                     when 55 => mode tb <= '0' after 7 ns;</pre>
                     CASE 7 - R-W
                     reset
                     when 61 => rst tb <= '0' after 7 ns;</pre>
                     when 62 => rst tb <= '1' after 7 ns;
                     right pulse
```

-- NOTE: each input is given after 7 ns, without loss of

```
when 66 => mode tb <= '1' after 7 ns;</pre>
when 67 => mode tb <= '0' after 7 ns;</pre>
wrong pulse - 5 clocks
when 70 => mode tb <= '1' after 7 ns;</pre>
when 75 \Rightarrow mode tb \Leftarrow '0' after 7 ns;
CASE 8 - W-R
reset
when 81 => rst tb <= '0' after 7 ns;</pre>
when 82 => rst tb <= '1' after 7 ns;</pre>
wrong pulse - 2 clocks
when 90 => mode tb <= '1' after 7 ns;</pre>
when 92 => mode tb <= '0' after 7 ns;</pre>
right pulse
when 96 => mode tb <= '1' after 7 ns;</pre>
when 97 => mode tb <= '0' after 7 ns;</pre>
CASE 9 - R-W-W-R
reset
when 105 => rst tb <= '0' after 7 ns;</pre>
when 106 => rst tb <= '1' after 7 ns;</pre>
right pulse
when 111 => mode tb <= '1' after 7 ns;</pre>
when 112 => mode tb <= '0' after 7 ns;
wrong pulse - 3 clocks
when 114 => mode tb <= '1' after 7 ns;</pre>
when 117 => mode tb <= '0' after 7 ns;</pre>
wrong pulse - 5 clocks
when 119 => mode tb <= '1' after 7 ns;</pre>
when 124 => mode tb <= '0' after 7 ns;</pre>
right pulse after 1 clock cycle
when 125 => mode tb <= '1' after 7 ns;</pre>
when 126 => mode tb <= '0' after 7 ns;</pre>
CASE 2' - R-R
reset
when 130 => rst_tb <= '0' after 7 ns;</pre>
when 131 => rst tb <= '1' after 7 ns;</pre>
```

```
right pulse
                     when 140 => mode tb <= '1' after 7 ns;</pre>
                     when 141 => mode tb <= '0' after 7 ns;</pre>
                     right pulse after 1 clock cycle
                     when 142 => mode tb <= '1' after 7 ns;</pre>
                     when 143 => mode tb <= '0' after 7 ns;</pre>
                     ______
                     CASE 6' - W-W
                     reset
                     when 150 => rst tb <= '0' after 7 ns;</pre>
                     when 151 => rst tb <= '1' after 7 ns;</pre>
                     wrong pulse - 2 clocks
                     when 160 => mode tb <= '1' after 7 ns;</pre>
                     when 162 => mode tb <= '0' after 7 ns;</pre>
                     right pulse - 5 clocks after 1 clock cycle
                     when 163 => mode tb <= '1' after 7 ns;</pre>
                     when 168 => mode_tb <= '0' after 7 ns;</pre>
                     _____
                     CASE 7' - R-W
                     reset
                     when 180 => rst tb <= '0' after 7 ns;</pre>
                     when 181 => rst tb <= '1' after 7 ns;</pre>
                     right pulse
                     when 190 => mode tb <= '1' after 7 ns;
                     when 191 => mode tb <= '0' after 7 ns;</pre>
                     wrong pulse - 5 clocks after one clock cycle
                     when 192 => mode tb <= '1' after 7 ns;</pre>
                     when 197 => mode tb <= '0' after 7 ns;</pre>
                     CASE 8' - W-R
                     reset
                     when 210 => rst tb <= '0' after 7 ns;</pre>
                     when 211 => rst_tb <= '1' after 7 ns;</pre>
                     wrong pulse - 2 clocks
                     when 220 => mode tb <= '1' after 7 ns;</pre>
                     when 222 => mode tb <= '0' after 7 ns;</pre>
                     right pulse after 1 clock cycle
                     when 223 => mode_tb <= '1' after 7 ns;</pre>
                     when 224 => mode tb <= '0' after 7 ns;</pre>
                     when others => null;
                end case;
                t := t+1;
            end if;
        end process;
end test;
```

## Results of the tests

#### Case 3



After the first pulse, the output begins to switch from '0' to '1'; after the second pulse, the device comes back at mode '0' and the output is constant at level '1'.

Case 4



After the two-clock-cycles long pulse, the error flag is raised and the output is constant to '0'.

#### Case 5



After the five-clock-cycles long pulse, the error flag is raised and the output is constant to '0'.

Case 7



After the first pulse, the output begins to switch; then, after the wrong pulse, an error is raised and the output is kept on '0'.

#### Case 8



After the first (wrong) pulse, an error is raised; then after the right pulse, the error is recovered and the mode is set to "switching". Note that in the exact moment at which the output start switching, the error flag is reset.

Case 9



After the first pulse, the output begins to switch. As soon as the error is discovered because of the second pulse, the output is set to '0', and the error flag is set to '1'. The second wrong pulse is ignored. The error situation is recovered after the second right pulse, which keeps the output constant to '0'.

### Case 2'



After the first pulse, the output start switching, but after a single clock cycle, the output comes back to '0'.

#### Case 6'



After the first wrong pulse, an error is raised. Since the second pulse is a wrong one, it is ignored.

Case 7'



After the first right pulse, the output start switching, but immediately after an error is raised due to the detection of a wrong pulse.

Case 8'



After the first wrong pulse an error is raised, but then it's recovered after the second pulse, that makes the mode of the system go to "switching".

## **Synthesis**

## Vivado's elaborated design



## Timing constraints

• Clock @ 125 MHz (period: 8 ns, rise at: 0 ns, fall at: 4 ns)

## Synthesis warnings

| Warning message                    | Reason                                                     |
|------------------------------------|------------------------------------------------------------|
| [Constraints 18-5210]              | This is a warning that comes up for every Vivado's project |
| No constraints selected for write. | because of a bug                                           |
|                                    |                                                            |

## Setup and hold slacks

#### **Design Timing Summary** Setup Hold Pulse Width Worst Negative Slack (WNS): 6,717 ns Worst Hold Slack (WHS): 0,176 ns Worst Pulse Width Slack (WPWS): 3,500 ns Total Negative Slack (TNS): 0,000 ns Total Hold Slack (THS): 0,000 ns Total Pulse Width Negative Slack (TPWS): 0,000 ns Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: Total Number of Endpoints: Total Number of Endpoints: Total Number of Endpoints: 8 All user specified timing constraints are met.

As it's clear from the timing summary of the synthesis, since all the time slacks are positive, there are no setup nor hold time violations.

### Critical path

These ones are the register-logic-register paths sorted by t<sub>setup</sub> slack time; the first one is the critical one, and provides the global setup slack and the maximum clock frequency of the clock for this implementation:

| Name     | Slack ^1 | Levels | High Fanout | From                        | То                          | Total Delay | Logic Delay | Net Delay |
|----------|----------|--------|-------------|-----------------------------|-----------------------------|-------------|-------------|-----------|
| 4 Path 1 | 6.717    | 1      | 2           | last_long_pulse_reg/q_reg/C | mode_reg/q_reg/D            | 1.279       | 0.580       | 0.699     |
| 4 Path 2 | 6.720    | 1      | 2           | last_long_pulse_reg/q_reg/C | error_reg/q_reg/D           | 1.274       | 0.580       | 0.694     |
| 4 Path 3 | 6.783    | 1      | 2           | mode_reg/q_reg/C            | outp_reg/q_reg/D            | 1.213       | 0.580       | 0.633     |
| 4 Path 4 | 6.879    | 1      | 3           | m_1_reg/q_reg/C             | last_long_pulse_reg/q_reg/D | 1.094       | 0.642       | 0.452     |
| 4 Path 5 | 6.910    | 0      | 4           | m_0_reg/q_reg/C             | m_1_reg/q_reg/D             | 1.026       | 0.518       | 0.508     |
| → Path 6 | 6.915    | 0      | 3           | error_reg/q_reg/C           | error_out_reg/q_reg/D       | 0.997       | 0.456       | 0.541     |

Since  $Slack = T_{ck} - T_{c-q} - T_{prop} - T_{setup} = 6.717 \, ns$ , and  $T_{ck} = 8 \, ns$ , it's possible to speed up the clock period to reach  $T_{\max ck} = T_{ck} - Slack = 8 \, ns - 6.717 \, ns = 1.283 \, ns$ , getting a maximum frequency of  $\frac{1}{T_{\max ck}} = \frac{1}{1.283 \, ns} \cong 779 \, MHz$ . This is actually an estimation, an upper boundary of the real maximum frequency value, because in this part of the synthesis we're not considering the delay due to the capacitance of the wires that interconnect the inner blocks of the device.

The following screenshot shows the synthetized registers involved in Path 1:



## Utilization report

| Name ^1                     | Slice LUTs<br>(17600) | Slice Registers<br>(35200) | Bonded IOB<br>(100) | BUFGCTRL<br>(32) |
|-----------------------------|-----------------------|----------------------------|---------------------|------------------|
| ∨ N pulsegen                | 5                     | 7                          | 5                   | 1                |
| error_out_reg (DFF)         | 1                     | 1                          | 0                   | 0                |
| error_reg (DFF_0)           | 1                     | 1                          | 0                   | 0                |
| Iast_long_pulse_reg (DFF_1) | 1                     | 1                          | 0                   | 0                |
| m_0_reg (DFF_2)             | 1                     | 1                          | 0                   | 0                |
| <pre>m_1_reg (DFF_3)</pre>  | 0                     | 1                          | 0                   | 0                |
| mode_reg (DFF_4)            | 0                     | 1                          | 0                   | 0                |
| outp_reg (DFF_5)            | 1                     | 1                          | 0                   | 0                |

## Power report

Given the default parameters for the environment:



The synthesis gives back the following power report:



## Conclusions

The pulse generator developed during this work meets both the functional and the non-functional requirements.

The simulation of the planned test cases proved that the VHDL code of the device works correctly, and its responses are deterministic and reflect the desired behavior of the system.

After the automatic synthesis stage, we can assert that the final product is a robust, low-power consuming device, and it can be used at high clock frequencies, up to 0.7 GHz.