Wencong Huang (Team Member A)

Jared Orange (Team Member B),

Marcos Buznego (Team Member C),

CS 2200: Theory of Computer Science

HW 2

September 20<sup>th</sup> 2018

## Problem 1

```
load And.hdl,
output-file And.out,
compare-to And.cmp,
output-list a%B3.1.3 b%B3.1.3 out%B3.1.3;
set a 0,
set b 0,
eval,
output;
set a 0,
set b 1,
eval,
output;
set a 1,
set b 0,
eval,
output;
set a 1,
set b 1,
eval,
output;
```

|   |         |    | N  | ot.cmp |     |
|---|---------|----|----|--------|-----|
| 1 |         | in | -1 | out    | Дel |
| 2 | 1       | 0  |    | 1      | ¤€  |
| 3 | $\perp$ | 1  |    | 0      | ¤€  |
| 4 |         |    |    |        |     |

```
6 /**μθ
7 ** Not gate:μθ
8 ** out = not inμθ
9 **/μθ
10 μθ
11 CHIP Not {μθ
12 ····IN in;μθ
13 ····OUT out;μθ
14 μθ
15 ····PARTS:μθ
16 ····// Put your code here:μθ
17 ····Nand(a=in, b=in, out=out);μθ
18 }μθ
```

```
10 load Not.hdl, ##
10 output-file Not.out, ##
11 output-list in%B3.1.3 out%B3.1.3; ##
12 eval, ##
13 output; ##
14 ##
15 set in 1, ##
16 eval, ##
17 output; ##
```

```
    Or.cmp

    1
    a
    b
    out
    4

    2
    0
    0
    0
    4

    3
    0
    1
    1
    1
    4

    4
    1
    0
    1
    1
    4

    5
    1
    1
    1
    1
    1
    4
```

```
load Or.hdl,
output-file Or.out,
compare-to Or.cmp,
output-list a%B3.1.3 b%B3.1.3 out%B3.1.3;
set a 0,
set b 0,
eval,
output;
set a 0,
set b 1,
eval,
output;
set a 1,
set b 0,
eval,
output;
set a 1,
set b 1,
eval,
output;
```

|   |         |   | Χα      | or.cmp |         |     |     |
|---|---------|---|---------|--------|---------|-----|-----|
| 1 | П       | a | 1       | b      | -1      | out | Щel |
| 2 | $\perp$ | 0 | $\perp$ | 0      | $\perp$ | 0   | ¤€  |
| 3 | $\perp$ | 0 | $\perp$ | 1      | $\perp$ | 1   | ¤€  |
| 4 | $\perp$ | 1 | $\perp$ | 0      | -1      | 1   | ¤€  |
| 5 | Т       | 1 | Т       | 1      | -1      | 0   | ¤€  |
| 6 |         |   |         |        |         |     |     |

```
* Exclusive-or gate: # ፡

* * out = not (a == b) # ፡

* * out = not (a == b) # ፡

* */# ፡

** CHIP Xor {# ፡

** OUT out; # ፡

** PARTS: # ፡

** Not(in=a, out=aNot); # ፡

** Not(in=b, out=bNot); # ፡

** And(a=aNot, b=b, out=out1); # ፡

** Or(a=out1, b=out2, out=out); # if in the cout2, out=out1); # if in the cout2, out=out2); # if in the cout2, * in the cout2,
```

```
load Xor.hdl,
output-file Xor.out,
compare-to Xor.cmp,
output-list a%B3.1.3 b%B3.1.3 out%B3.1.3;
set a 0,™
set b 0,¤
eval,
output;
set a 0,¤⊲
set b 1,¤
eval,
output; #
set a 1,™
set b 0, 🗵
eval,
output;
set a 1,
set b 1,™
eval,
output;
```

```
Мих.стр
a
         b
                 sel
                          out
                 0
0
         0
                           0
0
         0
                  1
                           0
0
         1
                  0
                           0
0
         1
                 1
                           1
1
         0
                  0
                           1
1
         0
                  1
                           0
1
         1
                  0
                           1
1
         1
                  1
                           1
```

```
load Mux.hdl,
output-file Mux.out,
compare-to Mux.cmp,
output-list a%B3.1.3 b%B3.1.3 sel%B3.1.3 out%B3.1.3;
set a 0,
set b 0,
set sel 0,
eval,
output;
set sel 1,
eval,
output;
set a 0,
set b 1,
set sel 0,
eval,
output;
set sel 1,
eval,
output;
set a 1,
set b 0,
set sel 0,
eval,
output;
set sel 1,
eval,
```

```
39 output; 4
40 4
41 set a 1, 4
42 set b 1, 4
43 set sel 0, 4
44 eval, 4
45 output; 4
46 4
47 set sel 1, 4
48 eval, 4
49 output; 4
```

|   | And16.cmp        |                       |                      |
|---|------------------|-----------------------|----------------------|
| 1 | a                | b                     | out  ∉               |
| 2 | 0000000000000000 | 0   00000000000000000 | 0000000000000000     |
| 3 | 0000000000000000 | 0   1111111111111111  | .   0000000000000000 |
| 4 | 1111111111111111 | 1   11111111111111111 | 111111111111111      |
| 5 | 101010101010101  | 0   0101010101010101  | .   0000000000000000 |
| 6 | 001111001100001  | 1   0000111111110000  | 0000110011000000     |
| 7 | 000100100011010  | 0   1001100001110110  | 0001000000110100     |

```
* 16-bit bitwise And:
 * for i = 0..15: out[i] = (a[i] and b[i])
 */
CHIP And16 {
    IN a[16], b[16];
    OUT out[16];
   PARTS:
 // Put your code here:
 And(a=a[0], b=b[0], out=out[0]);
 And(a=a[1], b=b[1], out=out[1]);
 And(a=a[2], b=b[2], out=out[2]);
 And(a=a[3], b=b[3], out=out[3]);
 And(a=a[4], b=b[4], out=out[4]);
 And(a=a[5], b=b[5], out=out[5]);
 And(a=a[6], b=b[6], out=out[6]);
 And(a=a[7], b=b[7], out=out[7]);
 And(a=a[8], b=b[8], out=out[8]);
  And(a=a[9], b=b[9], out=out[9]);
  And(a=a[10], b=b[10], out=out[10]);
 And(a=a[11], b=b[11], out=out[11]);
 And(a=a[12], b=b[12], out=out[12]);
 And(a=a[13], b=b[13], out=out[13]);
 And(a=a[14], b=b[14], out=out[14]);
 And(a=a[15], b=b[15], out=out[15]);
```

```
load And16.hdl,
output-file And16.out,
compare-to And16.cmp,
output-list a%B1.16.1 b%B1.16.1 out%B1.16.1;
eval.
output;
set b %B11111111111111111,
eval,
output;
set a %B11111111111111111,
eval,
output;
set a %B1010101010101010,
set b %B0101010101010101,
eval,
output;
set a %B0011110011000011,
set b %B0000111111110000,
eval,
output;
set a %B0001001000110100,
set b %B1001100001110110,
eval,
output;
```

```
DMux.cmp
in
        sel
                  a
0
                           0
                  0
0
         1
                  0
                           0
1
1
         1
                  0
                            1
```

```
7 * Demultiplexor:μθ
8 * {a, b} = {in, 0} if sel == 0μθ
9 * {0, in} if sel == 1μθ
10 */μθ
11 μθ
12 CHIP DMux {μθ
13 ···IN in, sel;μθ
14 ···OUT a, b;μθ
15 μθ
16 ···PARTS:μθ
17 ···// Put your code here:μθ
18 ···Not(in=sel, out=notsel);μθ
19 ···And(a=in, b=sel, out=b);μθ
20 ···And(a=in, b=notsel, out=a);μθ
21 }μθ
```

```
load DMux.hdl,
    output-file DMux.out,
8 compare-to DMux.cmp,
    output-list in%B3.1.3 sel%B3.1.3 a%B3.1.3 b%B3.1.3;
   set in 0,™
12 set sel 0, X
13 eval,
14 output;
16 set sel 1, #
17 eval,¤
18 output;¤↵
20 set in 1, 14
21 set sel 0, X
22 eval,¤
   output;
25 set sel 1,¤
26 eval,
27 output;
```

|   | Not16.cmp         |   |                   |                       |
|---|-------------------|---|-------------------|-----------------------|
| 1 | in                | Ī | out               | =                     |
| 2 | 00000000000000000 | 1 | 11111111111111111 | $\left   \in \right $ |
| 3 | 11111111111111111 | 1 | 0000000000000000  | $\left  \in\right $   |
| 4 | 1010101010101010  | 1 | 0101010101010101  | $\left  \in \right $  |
| 5 | 0011110011000011  | 1 | 1100001100111100  | $\left  \in \right $  |
| 6 | 0001001000110100  | Ī | 1110110111001011  | $\overline{ }$        |
|   |                   |   |                   |                       |

```
* 16-bit Not:
* for i=0..15: out[i] = not in[i]
CHIP Not16 {
    IN in[16];
   OUT out[16];
    PARTS:
   Nand(a=in[0], b=in[0], out=out[0]);
    Nand(a=in[1], b=in[1], out=out[1]);
   Nand(a=in[2], b=in[2], out=out[2]);
   Nand(a=in[3], b=in[3], out=out[3]);
    Nand(a=in[4], b=in[4], out=out[4]);
    Nand(a=in[5], b=in[5], out=out[5]);
    Nand(a=in[6], b=in[6], out=out[6]);
    Nand(a=in[7], b=in[7], out=out[7]);
    Nand(a=in[8], b=in[8], out=out[8]);
   Nand(a=in[9], b=in[9], out=out[9]);
    Nand(a=in[10], b=in[10], out=out[10]);
    Nand(a=in[11], b=in[11], out=out[11]);
    Nand(a=in[12], b=in[12], out=out[12]);
    Nand(a=in[13], b=in[13], out=out[13]);
    Nand(a=in[14], b=in[14], out=out[14]);
   Nand(a=in[15], b=in[15], out=out[15]);
```

```
load Not16.hdl,
output-file Not16.out,
compare-to Not16.cmp,
output-list in%B1.16.1 out%B1.16.1;
eval,
output;
set in %B1111111111111111,
eval,
output;
set in %B1010101010101010,
eval,
output;
set in %B0011110011000011,
eval,
output;
set in %B0001001000110100,
eval,
output;
```

|   | Or16.cmp          |   | ×                 |   |                   |    |
|---|-------------------|---|-------------------|---|-------------------|----|
| 1 | a                 | Ī | b                 | Ī | out               | ₹  |
| 2 | 00000000000000000 | Τ | 00000000000000000 | 1 | 00000000000000000 | ₽  |
| 3 | 00000000000000000 | 1 | 11111111111111111 | 1 | 11111111111111111 | €I |
| 4 | 1111111111111111  | 1 | 11111111111111111 | 1 | 11111111111111111 | ĕ  |
| 5 | 1010101010101010  | 1 | 0101010101010101  | 1 | 11111111111111111 | €I |
| 6 | 0011110011000011  | Ī | 0000111111110000  | ٦ | 0011111111110011  | €I |
| 7 | 0001001000110100  | Ī | 1001100001110110  | ٦ | 1001101001110110  | ↵  |

```
* 16-bit bitwise Or:
* for i = 0..15 out[i] = (a[i] \text{ or } b[i])
CHIP Or16 {
   IN a[16], b[16];
   OUT out[16];
   PARTS:
Put your code here:
 Or(a=a[0], b=b[0], out=out[0]);
 Or(a=a[1], b=b[1], out=out[1]);
 Or(a=a[2], b=b[2], out=out[2]);
 Or(a=a[3], b=b[3], out=out[3]);
 Or(a=a[4], b=b[4], out=out[4]);
 Or(a=a[5], b=b[5], out=out[5]);
 Or(a=a[6], b=b[6], out=out[6]);
 Or(a=a[7], b=b[7], out=out[7]);
 Or(a=a[8], b=b[8], out=out[8]);
 Or(a=a[9], b=b[9], out=out[9]);
 Or(a=a[10], b=b[10], out=out[10]);
 Or(a=a[11], b=b[11], out=out[11]);
 Or(a=a[12], b=b[12], out=out[12]);
 Or(a=a[13], b=b[13], out=out[13]);
 Or(a=a[14], b=b[14], out=out[14]);
 Or(a=a[15], b=b[15], out=out[15]);
```

```
load Or16.hdl,
output-file Or16.out,
compare-to Or16.cmp,
output-list a%B1.16.1 b%B1.16.1 out%B1.16.1;
eval,
output;
set b %B1111111111111111,
eval,
output;
set a %B11111111111111111,
eval,
output;
set a %B1010101010101010,
set b %B0101010101010101,
eval,
output;
set a %B0011110011000011,
set b %B0000111111110000,
eval,
output;
set a %B0001001000110100,
set b %B1001100001110110,
eval,
output;
```

```
/**
* 8-way Or:
* out = (in[0] or in[1] or ... or in[7])
*/¤
CHIP Or8Way {#4
•••• IN in[8];
OUT out;
   PARTS: ¤
Put your code here:
Or(a=in[0], b=in[1], out=c1);
Or(a=in[2], b=in[3], out=c2);
••••Or(a=in[4], b=in[5], out=c3);
••••Or(a=in[6], b=in[7], out=c4);
Or(a=c1, b=c2, out=c5);
or(a=c3, b=c4, out=c6);
Or(a=c5, b=c6, out=out);
```

```
load Or8Way.hdl,
output-file Or8Way.out,
compare-to Or8Way.cmp,
output-list in%B2.8.2 out%B2.1.2;
set in %B00000000,
eval,¤
output; #4
set in %B111111111,¤≪
eval,¤
output; #4
set in %B00010000,¤⊲
eval,¤
output;¤↵
set in %B00000001,¤≪
eval,¤
output; #4
set in %B00100110,
eval,
output;
```

```
DMux4Way.cmp
| in
         sel
                          b
                                        d
                  a
          00
                  0
                                 0
                                        0
   0
                          0
   0
          01
                  0
                          0
                                 0
                                        0
  0
          10
                  0
                          0
                                 0
                                        0
  0
          11
                  0
                          0
                                 0
                                        0
  1
          00
                          0
                  1
                                 0
                                        0
                          1
   1
          01
                  0
                                        0
                                 0
   1
          10
                  0
                          0
                                 1
                                        0
          11
                  0
                          0
                                 0
                                        1
```

```
load DMux4Way.hdl,
output-file DMux4Way.out,
compare-to DMux4Way.cmp,
output-list in%B2.1.2 sel%B2.2.2 a%B2.1.2 b%B2.1.2 c%B2.1.2 d%B2.1.2;
set in 0,
set sel %B00,
eval,
output;
set sel %B01,
eval,
output;
set sel %B10,
eval,
output;
set sel %B11,
eval,
output;
set in 1,
set sel %B00,
eval,
output;
set sel %B01,
eval,
output;
set sel %B10,
eval,
```

```
39 output; 4
40 4
41 set sel %B11, 4
42 eval, 4
43 output; 4
```

|    |    | ı  | DM | lux8Wa | y.cm | ıр |   |   |   |   |         |   |   |   |   |   |              |   |   |   |             |
|----|----|----|----|--------|------|----|---|---|---|---|---------|---|---|---|---|---|--------------|---|---|---|-------------|
| 1  | i  | in | ı  | sel    | Т    | a  | Т | b | Т | С | Τ       | d | Τ | e | Τ | f | Τ            | g | Τ | h | Į d         |
| 2  | -1 | 0  | Π  | 000    | Т    | 0  | Т | 0 | Т | 0 | Т       | 0 | Т | 0 | Т | 0 | Τ            | 0 | Т | 0 | ₽           |
| 3  | -1 | 0  | ı  | 001    | 1    | 0  | Т | 0 | Т | 0 | Т       | 0 | Т | 0 | Т | 0 | Τ            | 0 | Т | 0 | ₽           |
| 4  | -1 | 0  | ı  | 010    | 1    | 0  | 1 | 0 | Т | 0 | Τ       | 0 | Τ | 0 | Т | 0 | Τ            | 0 | 1 | 0 | $    \in$   |
| 5  | -1 | 0  | ı  | 011    | 1    | 0  | Т | 0 | Т | 0 | Τ       | 0 | 1 | 0 | 1 | 0 | $\mathbf{I}$ | 0 | 1 | 0 | $    \in$   |
| 6  | -1 | 0  | l  | 100    | 1    | 0  | Т | 0 | Т | 0 | $\perp$ | 0 | 1 | 0 | 1 | 0 | $\perp$      | 0 | 1 | 0 | $    \in$   |
| 7  | -1 | 0  | l  | 101    | 1    | 0  | Т | 0 | Т | 0 | Т       | 0 | 1 | 0 | 1 | 0 | 1            | 0 | Т | 0 | I∉I         |
| 8  | -1 | 0  | l  | 110    | 1    | 0  | Т | 0 | Т | 0 | Τ       | 0 | 1 | 0 | 1 | 0 | Τ            | 0 | Т | 0 | $    \in$   |
| 9  | -1 | 0  | l  | 111    | 1    | 0  | Т | 0 | Т | 0 | $\perp$ | 0 | 1 | 0 | 1 | 0 | $\perp$      | 0 | 1 | 0 | $    \in$   |
| 10 | -1 | 1  | l  | 000    | 1    | 1  | Т | 0 | Т | 0 | Τ       | 0 | 1 | 0 | Т | 0 | Τ            | 0 | Т | 0 | I∉I         |
| 11 | -1 | 1  |    | 001    | 1    | 0  | Т | 1 | Т | 0 | Т       | 0 | 1 | 0 | Т | 0 | $\perp$      | 0 | Т | 0 | Į.          |
| 12 | -1 | 1  | l  | 010    | 1    | 0  | Т | 0 | Т | 1 | Т       | 0 | 1 | 0 | Т | 0 | 1            | 0 | Т | 0 | <b>I</b> ∉I |
| 13 | -1 | 1  | l  | 011    | 1    | 0  | Т | 0 | Т | 0 | Τ       | 1 | 1 | 0 | Т | 0 | Τ            | 0 | Т | 0 | I∉I         |
| 14 | -1 | 1  | l  | 100    | 1    | 0  | Т | 0 | Т | 0 | Τ       | 0 | 1 | 1 | 1 | 0 | Τ            | 0 | 1 | 0 | $    \in$   |
| 15 | -  | 1  | I  | 101    | 1    | 0  | 1 | 0 | 1 | 0 | 1       | 0 | 1 | 0 | 1 | 1 | 1            | 0 | 1 | 0 | ₽           |
| 16 |    | 1  | I  | 110    | 1    | 0  | 1 | 0 | 1 | 0 |         | 0 | - | 0 | Τ | 0 | T            | 1 | Τ | 0 | ₽           |
| 17 | T  | 1  | Ī  | 111    | Τ    | 0  | Τ | 0 | Τ | 0 | Ι       | 0 | Τ | 0 | Τ | 0 | Τ            | 0 | Τ | 1 | ₽           |

```
set sel %B111,
   eval,
    output;
44 set in 1,
45 set sel %B000,
46 eval,
    output;
   set sel %B001,
   eval,
    output;
   set sel %B010,
∠4 eval,
    output;
57 set sel %B011,
58 eval,
    output;
   set sel %B100,
   eval,
    output;
    set sel %B101,
   eval,
    output;
   set sel %B110,
    eval,
```

```
71 output; 4
72 4
73 set sel %B111, 4
74 eval, 4
75 output; 4
76
```

|   | Мих16.стр          |        |            |   |     |                   |       |
|---|--------------------|--------|------------|---|-----|-------------------|-------|
| 1 | l a                | 1      | b          | ī | sel | out               | Į jie |
| 2 | 000000000000000000 | 000000 | 0000000000 | ï | 0   | 00000000000000000 | μĸ    |
| 3 | 00000000000000000  | 000000 | 0000000000 | Ī | 1   | 00000000000000000 | Д÷    |
| 4 | 00000000000000000  | 000100 | 1000110100 | Τ | 0   | 00000000000000000 | Щ÷    |
| 5 | 00000000000000000  | 000100 | 1000110100 | Т | 1   | 0001001000110100  | Ц÷    |
| 6 | 1001100001110110   | 000000 | 0000000000 | Τ | 0   | 1001100001110110  | Д÷    |
| 7 | 1001100001110110   | 000000 | 0000000000 | Т | 1   | 00000000000000000 | Ц÷    |
| 8 | 1010101010101010   | 010101 | 0101010101 | Ī | 0   | 1010101010101010  | Д÷    |
| 9 | 1010101010101010   | 010101 | 0101010101 | T | 1   | 0101010101010101  | Д÷    |

```
* 16-bit multiplexor:
 * for i = 0..15 out[i] = a[i] if sel == 0
                          b[i] if sel == 1
 */¤<
CHIP Mux16 {
    IN a[16], b[16], sel;
   OUT out[16];
   PARTS: IK
   // Put your code here:
   Mux(a=a[0], b=b[0], sel=sel, out=out[0]);
   Mux(a=a[1], b=b[1], sel=sel, out=out[1]);
   Mux(a=a[2], b=b[2], sel=sel, out=out[2]);
   Mux(a=a[3], b=b[3], sel=sel, out=out[3]);
   Mux(a=a[4], b=b[4], sel=sel, out=out[4]);
   Mux(a=a[5], b=b[5], sel=sel, out=out[5]);
   Mux(a=a[6], b=b[6], sel=sel, out=out[6]);
   Mux(a=a[7], b=b[7], sel=sel, out=out[7]);
   Mux(a=a[8], b=b[8], sel=sel, out=out[8]);
   Mux(a=a[9], b=b[9], sel=sel, out=out[9]);
   Mux(a=a[10], b=b[10], sel=sel, out=out[10]);
   Mux(a=a[11], b=b[11], sel=sel, out=out[11]);
   Mux(a=a[12], b=b[12], sel=sel, out=out[12]);
   Mux(a=a[13], b=b[13], sel=sel, out=out[13]);
   Mux(a=a[14], b=b[14], sel=sel, out=out[14]);
   Mux(a=a[15], b=b[15], sel=sel, out=out[15]);
```

```
load Mux16.hdl,
   output-file Mux16.out,
8 compare-to Mux16.cmp,
   output-list a%B1.16.1 b%B1.16.1 sel%D2.1.2 out%B1.16.1;
   set a 0,™
12 set b 0, ⊯
13 set sel 0,
14 eval,
   output;
17 set sel 1,¤√
18 eval,
   output;
22 set b %B0001001000110100,
23 set sel 0,
24 eval,
25 output; #
   set sel 1,
28 eval,
   output;
   set a %B1001100001110110, 🖂
33 set sel 0,1
34 eval,
   output;
```

```
37 set sel 1, ##

38 eval, ##

39 output; ##

40 ##

41 set a %B1010101010101010, ##

42 set b %B0101010101010101, ##

43 set sel 0, ##

44 eval, ##

45 output; ##

46 ##

47 set sel 1, ##

48 eval, ##

49 output;
```

| Mux4Way16.cmp     |                   |                   |                   |     |                    |
|-------------------|-------------------|-------------------|-------------------|-----|--------------------|
| a                 | l b               |                   |                   | sel | out                |
| 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00  | 000000000000000000 |
| 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 01  | 000000000000000000 |
| 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 10  | 000000000000000000 |
| 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 11  | 000000000000000000 |
| 0001001000110100  | 1001100001110110  | 1010101010101010  | 0101010101010101  | 00  | 0001001000110100   |
| 0001001000110100  | 1001100001110110  | 1010101010101010  | 0101010101010101  | 01  | 1001100001110110   |
| 0001001000110100  | 1001100001110110  | 1010101010101010  | 0101010101010101  | 10  | 1010101010101010   |
| 0001001000110100  | 1001100001110110  | 1010101010101010  | 0101010101010101  | 11  | 0101010101010101   |

```
load Mux4Way16.hdl,
   output-file Mux4Way16.out,
   compare-to Mux4Way16.cmp,
   output-list a%B1.16.1 b%B1.16.1 c%B1.16.1 d%B1.16.1 sel%B2.2.2 out%B1.16.1;
   set a 0,
   set b 0,
   set d 0,
   eval,
   output;
   eval,
   output;
   output;
   eval,
   output;
   set a %B0001001000110100,
   set b %B1001100001110110,
   set c %B1010101010101010,
34 set d %B010101010101010101,
```

```
35 set sel 0,4
36 eval,4
37 output;4
38 4
39 set sel 1,4
40 eval,4
41 output;4
42 4
43 set sel 2,4
44 eval,4
45 output;4
46 4
47 set sel 3,4
48 eval,4
49 output;4
50
```

|    | Mux8Way16.cmp     |                   |                   |                   |                   |                   |                   |                    |
|----|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|
| 1  | a                 |                   |                   | l d               | e                 |                   |                   |                    |
| 2  | 00000000000000000 | 0000000000000000  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 000000000000000000 |
| 3  | 00000000000000000 | 0000000000000000  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 000000000000000000 |
| 4  | 00000000000000000 | 0000000000000000  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000  |
| 5  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000  |
| 6  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000  |
| 7  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000  |
| 8  | 00000000000000000 | 0000000000000000  | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000 | 00000000000000000  |
| 9  | 00000000000000000 | 0000000000000000  | 00000000000000000 | 0000000000000000  | 0000000000000000  | 00000000000000000 | 0000000000000000  | 00000000000000000  |
| 10 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 11 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 12 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 13 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 14 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 15 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| 16 | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |
| <  | 0001001000110100  | 0010001101000101  | 0011010001010110  | 0100010101100111  | 0101011001111000  | 0110011110001001  | 0111100010011010  | 1000100110101011   |

```
7 * 8-way 16-bit multiplexor:
8 * out = a if sel == 000 d
9 * b if sel == 001 d
10 * etc.
11 * h if sel == 111 d
12 */d
13 d
14 V CHIP Mux8Way16 {d
15 V VIN a[16], b[16], c[16], d[16], d
16 V VIN a[16], f[16], g[16], h[16], d
17 V VIN sel[3]; d
18 VIN OUT out[16]; d
19 d
20 V PARTS: d
21 V // Put your code here: d
22 V Mux4Way16(a=a, b=b, c=c, d=d, sel=sel[0..1], out=abcORd); d
23 V Mux4Way16(a=e, b=f, c=g, d=h, sel=sel[0..1], out=efgORh); d
24 V Mux16(a=abcORd, b=efgORh, sel=sel[2], out=out); d
25 } d
```

```
set sel 5,
eval,
output;
set sel 6,
eval,
output;
set sel 7,
eval,
output;
set a %B0001001000110100,
set b %B0010001101000101,
set c %B0011010001010110,
set d %B0100010101100111,
set e %B0101011001111000,
set f %B0110011110001001,
set g %B0111100010011010,
set h %B1000100110101011,
set sel 0,
eval,
output;
set sel 1,
eval,
output;
set sel 2,
eval,
output;
```

```
set sel 3,
72 eval,
    output;
   set sel 4,
76 eval,
    output;
   set sel 5,
   eval,
    output;
   set sel 6,
   eval,∢
    output;
    set sel 7,
   eval,
    output;
```

## Problem 2

| HalfAdder.cmp |         |   |         |   |         |     |   |       |     |  |  |
|---------------|---------|---|---------|---|---------|-----|---|-------|-----|--|--|
| 1             | П       | a | -       | b |         | sum | Τ | carry | Щel |  |  |
| 2             | $\perp$ | 0 | $\perp$ | 0 | $\perp$ | 0   | 1 | 0     | ¤€  |  |  |
| 3             | $\perp$ | 0 | $\perp$ | 1 | $\perp$ | 1   | 1 | 0     | ¤€  |  |  |
| 4             | $\perp$ | 1 |         | 0 | $\perp$ | 1   | Т | 0     | Щel |  |  |
| 5             | $\perp$ | 1 |         | 1 | $\perp$ | 0   | Т | 1     | Щć  |  |  |
| 6             |         |   |         |   |         |     |   |       |     |  |  |

```
* Computes the sum of two bits.μ4

**/μ4

9 μ4

10 CHIP HalfAdder {μ4

11 ····IN a, b; // 1-bit inputsμ4

12 ····OUT sum, // Right bit of a + bμ4

13 ······carry; // Left bit of a + bμ4

14 μ4

15 ····PARTS:μ4

16 ···// Put you code here:μ4

17 ····Xor(a=a, b=b, out=sum);μ4

18 ····And(a=a, b=b, out=carry);μ4

19 }μ4
```

```
load HalfAdder.hdl,
   output-file HalfAdder.out,
   compare-to HalfAdder.cmp,
   output-list a%B3.1.3 b%B3.1.3 sum%B3.1.3 carry%B3.1.3;
   set a 0,⊯
   set b 0, x
13 eval,¤
   output;
   set a 0,¤⊲
   set b 1, 📧
18 eval,
   output; #
   set a 1,¤
   set b 0, 🗵
  eval,¤
   output;
   set a 1,¤⊍
   set b 1, 🗵
   eval,
   output;
```

```
FullAdder.cmp
         b
                                carry |
                          sum
0
         0
                  0
                           0
                                    0
0
         0
                  1
                           1
                                    0
0
         1
                  0
                          1
                                    0
0
        1
                  1
                           0
                                   1
1
         0
                  0
                          1
                                   0
1
         0
                 1
                           0
                                   1
1
         1
                  0
                           0
                                    1
1
         1
                  1
                           1
                                    1
```

```
6  /**μθ
7  ** Computes the sum of three bits.μθ
8  **/μθ
9  μθ
10  CHIP FullAdder {μθ
11  ····IN a, b, c; // 1-bit inputsμθ
12  ····OUT sum, // Right bit of a + b + cμθ
13  ·····carry; // Left bit of a + b + cμθ
14  μθ
15  ····PARTS:μθ
16  ····// Put you code here:μθ
17  ····HalfAdder(a=a, b=b, sum=w1, carry=c1);μθ
18  ····HalfAdder(a=w1, b=c, sum=sum, carry=c2);μθ
19  ····Or(a=c1, b=c2, out=carry);μθ
20 }μθ
```

```
load FullAdder.hdl,
    output-file FullAdder.out,
   compare-to FullAdder.cmp,
    output-list a%B3.1.3 b%B3.1.3 c%B3.1.3 sum%B3.1.3 carry%B3.1.3;
    set a 0,™
   set b 0,
   set c 0,
   eval,
   output;
   set c 1,™
18 eval, m
   output; #
   set b 1, X
22 set c 0,¤
23 eval,¤
   output; #4
   set c 1,¤⊲
   eval,
   output; #
   set a 1,¤
31 set b 0,
   set c 0,
   eval,
   output; #4
    set c 1,™
    eval,
```

```
38 output; #4
39 #4
40 set b 1, #4
41 set c 0, #4
42 eval, #4
43 output; #4
44 #4
45 set c 1, #4
46 eval, #4
47 output; #4
48
```

```
* Adds two 16-bit values.
 * The most significant carry bit is ignored. ™
 */¤
CHIP Add16 {#
    IN a[16], b[16];
   OUT out[16];
   PARTS:
   // Put you code here:
   FullAdder(a=false, b=a[0],
                                       sum=out[0],
                                                    carry=c0);
                              c=b[0],
   FullAdder(a=c0,
                     b=a[1],
                              c=b[1],
                                       sum=out[1],
                                                    carry=c1);
                              c=b[2],
   FullAdder(a=c1,
                     b=a[2],
                                       sum=out[2],
                                                     carry=c2);
   FullAdder(a=c2,
                                       sum=out[3],
                     b=a[3], c=b[3],
                                                    carry=c3);
   FullAdder(a=c3,
                     b=a[4], c=b[4], sum=out[4],
                                                    carry=c4);
   FullAdder(a=c4,
                     b=a[5],
                              c=b[5],
                                       sum=out[5],
                                                     carry=c5);
   FullAdder(a=c5,
                                                    carry=c6);
                     b=a[6], c=b[6], sum=out[6],
   FullAdder(a=c6,
                     b=a[7], c=b[7], sum=out[7],
                                                    carry=c7);
   FullAdder(a=c7,
                     b=a[8],
                              c=b[8], sum=out[8],
                                                    carry=c8);
   FullAdder(a=c8,
                     b=a[9],
                              c=b[9], sum=out[9],
                                                    carry=c9);
   FullAdder(a=c9,
                     b=a[10], c=b[10], sum=out[10], carry=c10);
   FullAdder(a=c10,
                     b=a[11], c=b[11], sum=out[11], carry=c11);
   FullAdder(a=c11,
                     b=a[12], c=b[12], sum=out[12], carry=c12);
                     b=a[13], c=b[13], sum=out[13], carry=c13);
   FullAdder(a=c12,
                     b=a[14], c=b[14], sum=out[14], carry=c14);
   FullAdder(a=c13,
   FullAdder(a=c14,
                     b=a[15], c=b[15], sum=out[15], carry=c15);
```

```
load Add16.hdl,
output-file Add16.out,
compare-to Add16.cmp,
output-list a%B1.16.1 b%B1.16.1 out%B1.16.1;
set a %B0000000000000000000, 🕮
eval,
output; #
set a %B000000000000000000000, M
eval,¤
output; #4
set a %B111111111111111111, 🖂
eval,¤
output;¤↵
set a %B1010101010101010,
set b %B0101010101010101,
eval,¤
output; IK
set a %B0011110011000011,
set b %B0000111111110000,
eval,
output; #4
set a %B0001001000110100,
set b %B1001100001110110,
```

```
38 eval,¤4
39 output;¤4
```

```
load Inc16.hdl,
output-file Inc16.out,¤⊲
compare-to Inc16.cmp,
output-list in%B1.16.1 out%B1.16.1; [4]
set in %B0000000000000000, // in = 0
eval,
output; #4
set in %B111111111111111, // in = -1
eval,
output; #4
set in %B0000000000000101, // in = 5%
eval,¤
output;
set in %B11111111111111011, // in = -5
eval,
output; #4
```

## Problem 3

|     | ALU.cmp               |                    |     |          |     |     |     |      |    |                                         |    |   |            |                |
|-----|-----------------------|--------------------|-----|----------|-----|-----|-----|------|----|-----------------------------------------|----|---|------------|----------------|
| 1   | x                     | у                  | zx  | nx       | zy  | ny  | f   | :  ı | no | out                                     | zı | r | ng         | ←              |
| 2   | 00000000000000000000  | 11111111111111111  | 1   |          | 1   |     | 1   |      |    | 00000000000000000                       |    | 1 |            | 4              |
| 3   | 000000000000000000    | 11111111111111111  | 1   | 1        | 1   | 1   | 1   |      | 1  | 000000000000000000000000000000000000000 | 1  | 0 |            | ←              |
| 4   | 000000000000000000    | 11111111111111111  | 1   | 1        | 1   |     | 1   |      |    | 1111111111111111                        | (  | 0 | 1          | 4              |
| 5   | 00000000000000000000  | 11111111111111111  | 0   |          | 1   | 1   | 0   | )    |    | 00000000000000000                       |    | 1 |            | <b> </b> 4     |
| 6   | 00000000000000000000  | 11111111111111111  | 1   | 1        |     |     | 0   | )    |    | 1111111111111111                        | (  | 0 | 1          | 4              |
| 7   | 00000000000000000000  | 11111111111111111  | 0   |          | 1   | 1   | 0   | )    | 1  | 1111111111111111                        | (  | 0 | 1          | ←              |
| 8   | 000000000000000000000 | 11111111111111111  | 1   | 1        |     |     | 0   |      | 1  | 000000000000000000                      |    | 1 |            | ₽              |
| 9   | 000000000000000000    | 11111111111111111  | 0   |          | 1   | 1   | 1   |      | 1  | 00000000000000000                       |    | 1 |            | [4 -           |
| 10  | 000000000000000000000 | 11111111111111111  | 1   | 1        |     |     | 1   |      | 1  | 000000000000000000001                   | (  | 0 |            | 4              |
| 11  | 00000000000000000     | 11111111111111111  | 0   | 1        | 1   | 1   | 1   |      | 1  | 000000000000000000000000000000000000000 | 1  | 0 |            | ←              |
| 12  | 000000000000000000    | 11111111111111111  | 1   | 1        |     | 1   | 1   |      | 1  | 00000000000000000                       |    | 1 |            | [ ←            |
| 13  | 000000000000000000    | 11111111111111111  | 0   |          | 1   | 1   | 1   |      |    | 1111111111111111                        | (  | 0 | 1          | <b> </b> ←     |
| 14  | 000000000000000000    | 11111111111111111  | 1   | 1        |     |     | 1   |      |    | 111111111111111                         | (  | 0 | 1          | [ ←            |
| 15  | 000000000000000000    | 11111111111111111  | 0   |          |     |     | 1   |      |    | 1111111111111111                        | (  | 0 | 1          | 4              |
| 16  | 000000000000000000    | 11111111111111111  | 0   | 1        |     |     | 1   |      | 1  | 000000000000000000000000000000000000000 | (  | 0 |            | 4              |
| < } | 000000000000000000    | 11111111111111111  | 0   |          |     | 1   | 1   |      | 1  | 1111111111111111                        | (  | 0 | 1          | 4              |
| 18  | 000000000000000000    | 11111111111111111  | 0   |          |     |     | 0   | )    |    | 00000000000000000                       |    | 1 |            | 4              |
| 19  | 000000000000000000    | 11111111111111111  | 0   | 1        |     | 1   | 0   | )    | 1  | 1111111111111111                        | (  | 0 | 1          | 4              |
| 20  | 0000000000010001      | 00000000000000011  | 1   |          | 1   |     | 1   |      |    | 00000000000000000                       |    | 1 |            | <b> </b> ←     |
| 21  | 0000000000010001      | 00000000000000011  | 1   | 1        | 1   | 1   | 1   |      | 1  | 000000000000000000000000000000000000000 | (  | 0 |            | <b> </b> ←     |
| 22  | 0000000000010001      | 00000000000000011  | 1   | 1        | 1   |     | 1   |      |    | 1111111111111111                        | (  | 0 | 1          | [ ←            |
| 23  | 0000000000010001      | 00000000000000011  | 0   |          | 1   | 1   | 0   | )    |    | 0000000000010001                        | (  | 0 |            | <b> </b> ←     |
| 24  | 0000000000010001      | 00000000000000011  | 1   | 1        |     |     | 0   | )    |    | 00000000000000011                       | (  | 0 |            | [ ←            |
| 25  | 0000000000010001      | 00000000000000011  | 0   |          | 1   | 1   | 0   | )    | 1  | 1111111111101110                        | (  | 0 | 1          | 4              |
| 26  | 0000000000010001      | 00000000000000011  | 1   | 1        |     |     | 0   | )    | 1  | 111111111111100                         | (  | 0 | 1          | 4              |
| 27  | 0000000000010001      | 00000000000000011  | 0   |          | 1   | 1   | 1   |      | 1  | 11111111111101111                       | (  | 0 | 1          | ₫              |
| 28  | 0000000000010001      | 00000000000000011  | 1   | 1        | 0   |     | 1   |      | 1  | 11111111111111101                       | (  | 0 | 1          | ₫              |
| 29  | 0000000000010001      | 00000000000000011  | 0   | 1        | 1   | 1   | 1   |      | 1  | 0000000000010010                        |    | 0 |            | [ ₽            |
| 30  | 0000000000010001      | 00000000000000011  | 1   | 1        | 0   | 1   | 1   |      | 1  | 000000000000000000000000000000000000000 |    | 0 |            | ļ.             |
| 31  | 0000000000010001      | 00000000000000011  | 0   |          | 1   | 1   | 1   |      |    | 0000000000010000                        |    | 0 |            | ļ ĕ            |
| 32  | 0000000000010001      | 00000000000000011  | 1   | 1        | 0   |     | 1   |      |    | 000000000000000000000000000000000000000 |    | 0 |            | [ <sup>4</sup> |
| 33  | 0000000000010001      | 00000000000000011  | 0   |          | 0   |     | 1   |      |    | 0000000000010100                        |    | 0 |            | ļ d            |
| 34  | 0000000000010001      | 00000000000000011  | 0   | 1        | 0   | 0   | 1   |      | 1  | 0000000000001110                        | (  | 0 | 0          | [d             |
| 35  | 0000000000010001      | 000000000000000011 | 1 0 | I 0      | I 0 | 1_1 | '   | 1 J  | 1. | 1111111111110010                        | L  | 0 | 1          | 4              |
| 36  | 0000000000010001      | 00000000000000011  | a   | 0        | a   | 1 0 | 0   | a I  | 0  | 000000000000000000000001                |    | 0 | l i        | <br>           |
| 37  | 0000000000010001      | 0000000000000011   | 10  | 0<br>  1 | la  | 1   | 1 4 | a I  | 1  | 000000000000000000000000000000000000000 |    | 0 | 1 0<br>1 0 | <br> 4         |
| 37  |                       | 00000000000000011  | 1 0 | 1 1      | 1 0 | 1 1 | Τ,  | 9    | 1  | 000000000010011                         | 1  | 0 | ٧          | 1              |

```
CHIP ALU {
       x[16], y[16], // 16-bit inputs
       zx, // zero the x input?
       nx, // negate the x input?
       ny, // negate the y input?
       f, // compute out = x + y (if 1) or x \& y (if 0)
       no; // negate the out output?
       ng; // 1 if (out < 0), 0 otherwise
  // Put you code here:
  Mux16(a=zeroedX, b=notX, sel=nx, out=negX);
  Mux16(a=y, b=false, sel=zy, out=zeroedy);
  Mux16(a=zeroedY, b=notY, sel=ny, out=negY);
  Add16(a=negX, b=negY, out=xPlusY);
  And16(a=negX, b=negY, out=xAndY);
  Mux16(a=xAndY, b=xPlusY, sel=f, out=funcVar);
  Not16(in=funcVar, out=negFuncVar);
  Mux16(a=funcVar, b=negFuncVar, sel=no, out=out, out[0..7]=lowOut, out[8..15]=highOut, out[15]=ng);
  Or8Way(in=lowOut, out=zero1);
  Or8Way(in=highOut, out=zero2);
```

```
load ALU.hdl,
output-file ALU2.out,
compare-to ALU.cmp,
output-list x%B1.16.1 y%B1.16.1 zx%B1.1.1 nx%B1.1.1 zy%B1.1.1
           ny%B1.1.1 f%B1.1.1 no%B1.1.1 out%B1.16.1 zr%B1.1.1
           ng%B1.1.1;
set y %B111111111111111; // y = -1
// Test0,
set zx 1,
set nx 0,
set zy 1,
set ny 0,
set f 1,
set no 0,
eval,
output;
// Test0,
set zx 1,
set nx 1,
set zy 1,
set ny 1,
set f 1,
set no 1,
eval,
output;
```

Here are just a couple of tests for the ALU, there are more tests in the ALU.tst file.

- a. less than 1296.
- b. 2 tests with 36 cases total
- c. Unlike the full ALU.cmp, the zr and ng status outputs are ignored. This is only a partial test, so the testing and implementation of the gates used the construct the ALU will be the only things needed. The nostat.tst helps concentrate on getting the correct ALU computation.
- d. 1296 and greater.
- e. 2 tests with 36 tests total
- f. To thoroughly test our ALU, we needed to include tests for the gates used to construct our ALU. We tested our 16 bit AND gate, 16 bit NOT gate, 16 bit Multiplexer, an 8 bit way OR and a regular NOT gate. We had 6 inputs and 3 outs, but if you take the powers of two, it is actually a total of 64 and 8.

Also, ALU NoStat test needed to be included because any comparison failures during the ALU.tst will be caused by errors in the handling of the ignored status outputs.