## University POLITEHNICA of Bucharest

Faculty of Electronics, Telecommunications and Information Technology

# Project 1 Positive Voltage Regulator

Student: Mărculescu Tudor Coordinators: As. Prof. Laurențiu Teodorescu

Group: 431F Ş.1. Marghescu Cristina

### Contents

| 1. Project requirements                                                             | 3                 |
|-------------------------------------------------------------------------------------|-------------------|
| 2. The block diagram of the circuit                                                 | 4                 |
| 3. Electrical scheme                                                                | 6                 |
| 3.1 Details about each block of the circuit                                         | 7                 |
| 3.2 Calculus of DC bias, Open-loop voltage gain, closed loop impedance, and the reg | gulation factor10 |
| 3.3 Calculus of the over current protection OCP                                     | 19                |
| 3.4 Calculus of the over voltage protection OVP                                     | 20                |
| 4. SPICE simulations of the circuit                                                 | 21                |
| 4.1 DC bias                                                                         | 21                |
| 4.2 Stability (S)                                                                   | 25                |
| 4.3 Closed loop output impedance                                                    | 27                |
| 4.4 Over current protection (OCP)                                                   | 29                |
| 4.5 Over voltage protection (OVP)                                                   | 31                |
| 5. Conclusions                                                                      | 32                |
| 6. Layout and mounting map                                                          | 33                |
| 6.1. User manual                                                                    | 38                |
| 7. References                                                                       | 38                |

#### 1. Project requirements

It is required to design a positive linear voltage regulator with discrete components, with the following specifications:

- ◆ Supply voltage between 22 ÷ 25 [V];
- ◆ Programmable output voltage 15 ÷ 17 [V];
- The output current through the load between  $0 \div 34$  [mA];
- Short circuit protection of the output terminals with foldback current limiting circuit.
- Overvoltage protection of the output terminals.
- The line regulation factor  $S = \frac{\Delta V_i}{\Delta V_o}\Big|_{RL} \ge 87$ .
- Load resistance  $Rl = \frac{Vo\_max}{Io\_max} = 500 \Omega$ .

The output impedance of the regulator  $R_0 \le 3 \Omega$ .

The voltage regulator is an electronic device that is supposed to maintain a constant voltage at its output terminal. However, in practice, the voltage regulator reduces drastically the voltage ripple at its input. Therefore, the main characteristic of a voltage regulator is the *regulation factor*, which tells how much the output voltage changes with respect to the change in the input voltage  $S = \frac{\Delta V_i}{\Delta V_o}\Big|_{RL}$ . The focus of designing this circuit is to obtain a good enough regulation factor, higher than 100.

The presented regulator is a linear feedback regulator, that employs an active series pass transistor which is controlled by a high gain differential amplifier, which compares the output voltage with a reference voltage and adjust the control device in order to maintain a constant output voltage. It also has the capability to change its output voltage in the range of 15 to 17 V and has a maximum output current of around 34 mA.

#### 2. The block diagram of the circuit

The block scheme of the regulator contains at least three main components: the voltage reference, the control element, and the error amplifier. These are essential for the regulator to be able to regulate the voltage. In addition, there is an overcurrent protection that prevents the accidental damage to the series pass transistor, namely the control element. There is also an overvoltage protection and a sampling circuit that provides feedback to the error amplifier, as seen in figure 1.



Figure 1 Block scheme of the positive voltage regulator

The full description of each block in the scheme is to be given in the following paragraph:

- The control element (SPT) is a series pass transistor, that is situated between the unregulated supply and the regulated output. It is controlled by the error amplifier such that to pass a specific a load current, to have the desired output voltage drop on the load.
- The error amplifier (ERR. AMP.) is a differential stage that controls the series pass transistor. It is also connected to the voltage reference and the sampling circuit because this part of the circuit is supposed to compare the reference, which is equal to the desired

regulated output voltage and the actual sampled output voltage, that may vary with the different resistances of the loads connected at the output of the voltage regulator.

- The over current protection (OCP) is a stage that is connected in between the series pass transistor and the load. It is supposed to protect the control element from a very high current that can pass through if the output terminals are accidentally short circuited. It also has a special behavior, called foldback, that maintains a lower short circuit current than the maximum current that can pass through this protection. This is an innovative way to implement such a circuit, since the series pass transistor may dissipate a high power for a very short amount of time, but after that it is advised to lower it in order to not overheat the component.
- The over voltage protection (OVP) is the part of the circuit that will not let the output voltage exceed the 18.4V threshold. This circuit is implemented since the purpose of the circuit is to stabilize the voltage up to 17V. It may occur in certain scenarios that the output voltage might spike higher than 17V, therefore a transistor that can sink a current parallel to the load is needed to lower the actual output voltage through the load.
- The sampling circuit is a simple voltage divider that allows the user to program the output voltage by means of a potentiometer. This circuit also has the purpose to employ a negative feedback loop, that helps the overall functioning of the regulator. Because of the feedback, the regulator is able to achieve a higher resistance to noise and the ability to maintain a stable output voltage whatever the resistance of the connected load.
- The voltage reference is the part of the circuit that offers to the error amplifier a constant voltage to which the differential circuit compares the sampled output voltage. This is a critical part of the circuit, since the voltage drop across it must be as stable as possible, for the regulator to have a high regulating factor.
- The noise filters are parts of the circuit that protect that remove the noise from the input and the output of the voltage regulator. They both behave as RC filters with different cutoff frequencies.

CAUTION! Since this circuit employs an over current protection OCP, the resistance of the load must be higher than the minimum allowed resistance through which can pass the maximum allowed current by the OCP.

### 3. Electrical scheme



#### 3.1 Details about each block of the circuit

• The voltage reference is the part of the circuit that has a stable voltage drop across at it, even if the input voltage varies. It is used as an input to the non-inverting pin of the differential voltage amplifier, as seen in figure 2.

For this part of the circuit, the **Zener diodes D1** and **D2**, had to have around 7.8V of voltage drop across them, so the **BZX84-C5V1** with a Vz = 5.1V and **BZX84-C2V7** with a Vz = 2.7V were chosen. In order to obtain those specific Vz voltages, the Zener diodes need to have a minimum current Imin = 5mA to enter the breakdown region. The Imin current will be ensured by **Q1**, a **JFET transistor**, JMMBFJ309LT1 that is biased in such a way to obtain a current of 5.6 mA on the branch with the D6 and D2.

It is critical that the current through D6 and D2 does not vary, because if the voltage drop varies on them, then the output voltage will vary too. This is why a simple resistor, on this branch of the circuit, was not acceptable in order to obtain a high regulation factor.

The choice of having around 5.6 mA through the Zener diodes was made since it can be seen on the I-V characteristic that the voltage is more stable if a slightly higher than 5 mA current is passed through them.

• The error amplifier is the part of the circuit that acts as a comparator between the voltage reference and the output voltage of the regulator. It is used in order to obtain a stable output voltage. The error amplifier is composed of a current mirror, represented by Q2 and Q3 PNP transistors, BC807-25, that ensures equal currents that passing through Q4 and Q5 NPN transistors, BC817-25, which compose the differential amplifier stage. They are low power PNP and NPN transistors because the power dissipated by them does not exceed the maximum power that can be dissipated by such transistors according to the data sheet.

The current mirror is an important part of the circuit because it guarantees the fact that the differential amplifier has a higher CMRR and higher bandwidth. The higher CMRR is especially important, because in a noisy environment, this part of the circuit is able to reject some picked up noise that might affect the reference voltage and the sampled output voltage.

To properly equalize the currents that enter Q4 and Q5, transistors Q2 and Q3 need to be matched. However, due to the fact that these are discrete components, and they could have high variations in their process parameters, such as the base-emitter voltage, the resistors R3 and R4 were added in order to neglect those variations. They are both SMD0805.

The error amplifier has at the non-inverting input the voltage reference and at the inverting input the sampled output voltage. By solving this part of the circuit, we can

see that the sampled output voltage should be equal with the reference voltage, so this will be ensured by passing to the control element a variable current.

- The control element Q9, MJD31C, is a high power NPN transistor that is biased by the error amplifier. It ensures a proper output current so that the voltage drop across the load is a stable voltage of a particular desired value, in this case, between 15V and 17V. It is proved in the calculus provided below that the dissipated power by this transistor does not exceed its maximum power.
- The over current protection is a circuit made from three sensing resistor R8, R9 and R10, the voltage divider composed of R6 and R7 and the Q7 NPN transistor BC817-25. When the current through the sensing resistors exceeds 60 mA, the Q7 transistor is going to be biased into RAN, therefore sinking the current that would have entered the base of Q9 the control element. This behavior makes Q9 conduct less current, therefore ensuring a maximum allowable current through the control element when the output terminals are short circuited. This circuit also implements the foldback behavior, which makes the short circuit current lower than the maximum allowable current.

#### Isc < Imax

- The over voltage protection is composed of three Zener diodes BZX84-C10, BZX84C-C5V1, BZX84-C2V7 that do not allow the output voltage to reach a higher value than 18.4V. When reaching this value, the Zener diodes will start conducting and the sense resistor R5 will have a voltage drop across it equal the base emitter voltage of the transistor Q8. If it was previously in the blocking state, the transistor will conduct the "excess" current from the load resistor, therefore stabilizing the voltage drop across it at the maximum 18.4V.
- The sampling circuit is the negative feedback loop for the differential amplifier. It is composed of resistor R11, R12, R14 and the potentiometer R13. Their values have been calculated such that by moving the potentiometer into its minimum value, the output voltage will be equal to 15V and when we move it to the maximum value, the output voltage will be equal to 17V. This allows the output voltage to be programmable.
- The noise filters at the input are the two capacitors at the input C1 that is connected in parallel with the input of the circuit and C2 that is connected in parallel with the reference voltage. They behave as RC filters, where the cutoff frequency of the filter with C1 is dependent on the output impedance of the voltage supply source.

$$f \, \text{cutoff} = \frac{1}{2\pi RC}$$

where C is equal to the capacitance of C1 =  $4.7~\mu F$  and R is equal to the output impedance of the voltage source

The cutoff frequency of the voltage reference filter has a higher cutoff frequency than the one at the input, since the impedance of R is the impedance of the conductor between D1 and C1.

$$f \text{ cutoff} = \frac{1}{2\pi RC} = 17 \text{ kHz}$$

where C is equal to the capacitance of C2 = 4.7  $\mu F$  and R  $\cong$  1  $\Omega$ 

• The noise filter at the output is composed of two parallel capacitors C3 and C4 having a capacitance equal to 9.4  $\mu$ F. It acts as an RC filter having as R the output impedance of the regulator.

$$f \operatorname{cutoff} = \frac{1}{2\pi RC} = 17 \text{ kHz}$$

# 3.2 Calculus of DC bias, Open-loop voltage gain, closed loop impedance, and the regulation factor



WhT: Vo. . RI3+ RI4 = UBE5 + VEB4 + U21+ V22

Assumming that Que and Que are matched them Uses = VES,

=> Vo = 14.99 V the potentionmeter is set to 0

KVL II(2): Vo . R14 = V2, + V22

=> Vo = 16.99V the potentionneter is set to 1

VOI TO E JL

1 2 36 mA

RL was chosen initially to be equal to 5002 (page 3), but since this value is not available to luny, I chose a lawar value that was closest to 5002, and that to make owner that the whent ofthe works for a 50000 load.

KUL III VZ2 = VBEG + ZG. RZ ZGG = VZ2 - VBEG ZCG = VZ2 - VBEG

=> Los = 4.2 mA 2 LES considering B= 200

Duz and Dis are forming as assent mirror, therefore Icz=Ic3
because Dis and Dis are mostified.

lut (Ica = Icy => Ncy = Ics = Ica = Ics = Ics = 2.1 mA

D3, D4 and D5 are in blocking since to 2 V23+ V24+ V25 + V3=184V

a e is in disde connection => az moles in the

KUL VII: Vai + Vaz = VBE, + Vee, + JEs. Rz

Vees = Vai + Vaz - VBE, - JEs. Pz

Vees = 5.1 V > Veesat = 0.2 V

Que works in the normal active region

KVL  $\overline{\text{VIII}}$ :  $V_{iN} = J_{E_3} \cdot R_3 + V_{\overline{e}e_2} + V_{\overline{e}e_4} + V_{\overline{e}e_5} + J_{\overline{e}e_6} \cdot l_2$   $V_{CE_4} = V_{iN} - J_{E_3}R_3 - V_{E_2} - J_{E_6}l_2 - V_{CE_6}$   $V_{CE_4} = 12.1V > V_{EBSOL}l_2 - 0.2V$   $Q_{ij} \quad \text{works} \quad \text{in the normal active region}$ 

WVh 10: Vin 2 YE3. Pg + VEC3 + VBEg + VRg + Voi VeC3 = Vin - JESR4 - VB8g - VReg - Vo VeC3 = 1533V > Vecsor = 0.2V Q3 works in the normal active region

Wh I Vin = Jen. Ry + Vec3 + Vee5 + Vee6 + Jen Re

Vee5 = Vin - Jen Ry - Vec6 - Vee6 - Jeg Re

Vee5 = 11 167 V > Veecat = 0.2V

On works in the normal active region

· CALCULUS OF LISSIPATED POWER BY EACH COMPONENT Pay = Ja, Vas, = 96 mW < 225 mW the maximum power of PR, = 1/2 · Ry = 4 mW < 125 mW the maximum power of SM0805-150R-186 Ps, = V2, . 1/4 = 28.56 mW < 300 mw the marsimum power of Par = Vzz · Saz = 15. 12 mW < 250 mW the maximum power of B2×84C2V7 PRIS = PRIS = JE, . RIS = 4.342 mW < 125 mW the movement pouler of SMD 0805-1K-196 Parz = Vec, Je, = 1.20 mw < 310 mw the moximum power Paz = Vecz. Jez = 19 mW < 310 mW the maximum power Pay = Very. Jey = 31.84 mW < 310 mw the manimum power of BC 814-25 Pars = Vres. Jes = 21.8 mw 2 310 mW the maximum power of 80817-25 Por6 = Vago SEO = 21.42 mW < 310 mW the maximum power al BC817-25 Para = Vieg. Fig = 34 mW < 15W the maximum power of TIME PR8 = YEg. R8 = 13.51 mW < 125 mW the maximum power of SMM 0305-10 R-18 PRg = PRg identical resistors PRIO = 1.351 mW 2 125 mW the massimum power of SMD 08 05 - 1R - 1%

PRIN =  $\frac{12}{12}$  ·  $\frac{1}{12}$  = 4.15 mW  $\frac{125}{12}$  mW the massimum pawer of SMA 0805-15K-16

PRIN =  $\frac{12}{12}$  ·  $\frac{1}{12}$  = 128 pW  $\frac{1}{12}$  mw the maximum pawer of SMD 0805-680R-186

PRIS =  $\frac{1}{12}$  ·  $\frac{1}{12}$  = 553 pW  $\frac{1}{12}$  5MD 0805-680R-186

PRIS =  $\frac{1}{12}$  ·  $\frac{1}{12}$  = 4 mW  $\frac{1}{12}$  5 mW the mossimum pawer of TS5342202 MR10

PRIS =  $\frac{1}{12}$  ·  $\frac{1}{12$ 

# OPENLOOP VOLTAGE GAIN AMPLIFIER (au) RS+Rg + RIO [ R3/184 [ R14 11 R11+813 + 813) der pool an lefter Dough - about negative feedback $\frac{Vil}{Vol} = \frac{Rily}{Rily+Ri3+Riz+Ry} = 0.458$ Til = 14 | Vol = 0 = R14 11(R1+ R12+ R13) Pol = 100 / 100 = R44 - R11 + R12 + R13



#### 3.3 Calculus of the over current protection OCP



#### 3.4 Calculus of the over voltage protection OVP



#### 4. SPICE simulations of the circuit

#### 4.1 DC bias

The simulation in figure 2 is a bias point one. It is meant to show the overall functionality of the circuit. It is proved that each **bipolar junction transistor** is **working in RAN** and the **FET transistor is in saturation.** The power on each component is also shown, and proves that the maximum power is not exceeded.



Figure 2 DC bias in the worst case scenario when Vin = 22V and  $Vout \cong 17V$ 

These two DC sweep simulations show that by setting the potentiometer at 0 respectively 1, the circuit can stabilize the voltage at 15V, respectively 17V, which are the required minimum and maximum programmable voltages.



Figure 3 Minimum required programmable output voltage



Figure 4 Maximum required programmable output voltage



Figure 5 Maximum / minimum required programmable output voltage simulation settings



Figure 6 Maximum / minimum required programmable output voltage circuit configuration



Figure 7 Worst case scenario when the input voltage is 22V and the output voltage is set to 17V



Figure 8 Circuit used in order to simulate the worst case scenario



Figure 9 Simulation settings used to determine the output voltage in the worst case scenario

#### 4.2 Stability (S)

The stability is obtained using a transient simulation on a sinusoidal generator. The obtained stability from the simulations is above 600.



Figure 10 Settings for simulation in order to determine S



Figure 11 Circuit that was used in order to determine S



Figure 12 Variable input voltage(green) compared to the stable output voltage(red)

$$\Delta V_i = 3V$$



Figure 13 Actual variation of the output voltage

$$\Delta V_0 = 0.004V$$

$$S = \frac{\Delta V_i}{\Delta V_o}\Big|_{RL} = 750$$

#### 4.3 Closed loop output impedance

The simulation of the **closed loop output impedance** is not trivial since the circuit has a negative feedback loop. The schematic was modified to be able to simulate the variation of the output voltage when the output current varies between 34mA and 28mA.



Figure 14 Circuit used in order to determine the closed loop output impedance



Figure 15 settings that were used in order to simulate



Figure 16 Variation of the output voltage

One can determine the variation of the output voltage by subtracting the maximum of the sinusoid, which is 17.097 by the minimum 17.095V and obtain a variation of 2mV.

$$\Delta V_o = 2 \ mV$$



Figure 17 Variation of the output current

From the graph, one can determine that the variation of the output current is equal to 12 mA.

$$\Delta I_o = 8 mA$$

$$Ro = \frac{\Delta V_o}{\Delta I_o} = 0.25 \text{ ohm}$$

#### 4.4 Over current protection (OCP)

The simulation of the **over current protection** is done using a VPWL source at the output of the circuit that T1 = 20 has V1 = 17V and at T2 = 0 has V2 = 0V. This simulates a short circuit at the output of the circuit.



Figure 18 Overcurrent protection with foldback



Figure 19 Circuit used in order to simulate the OCP



Figure 20 Settings used in order to simulate the OCP

#### 4.5 Over voltage protection (OVP)

The simulation of the **over voltage protection** is done using a VDC source at the input and by modifying the potentiometer in such a way to have an output regulated voltage higher than 18.4V. Therefore the value of the potentiometer is changed to 5k. This is a DC sweep simulation of the input voltage source between 15V and 25V.



Figure 21 Circuit used in order to simulate the OVP



Figure 22 Settings used in order to simulate the OVP



Figure 23 Output voltage(green) that is limited to 18.4V compared to the input voltage(red)

One can see that the output voltage becomes limited at the 18.4V. This is due to the fact the voltage drop across the Zener diodes in the OVP is 17.8V summed with the voltage drop across the base-emitter of the Q10 when it starts to conduct.

#### 5. Conclusions

The purpose of the designed circuit was achieved. It was demonstrated first by means of calculus of all the parameters of the circuit and secondly by simulating them in PSpice in order to demonstrate the correctness of the calculus. Since I did not take into consideration high order effects, some of the obtained values are slightly different in the simulation.

# 6. Layout and mounting map



Figure 24 TOP layer view of the PCB



Figure 25 BOTTOM layer view of the PCB



Figure 26 Silkscreen TOP layer view of the PCB



Figure 27 Soldermask TOP view of the PCB



Figure 28 Soldermask BOT view of the PCB



Figure 29 Soldepaste TOP view of the PCB



Figure 30 Mechanical layer view of the PCB



Figure 31 3D view of the whole PCB



Figure 32 Cross section of the PCB

|        | RILL | CHART: | TOP | tο | BOTTOM |     |
|--------|------|--------|-----|----|--------|-----|
|        | ALL  | UNITS  | ARE | ΙN | MILS   |     |
| FIGURE |      | SIZE   |     | ΡI | LATED  | QTY |
| *      |      | 15.74  |     | ΡI | LATED  | 26  |

Figure 33 Drill chart

#### 6.1. User manual

The voltage regulator is a good power supply for low power electronics. It stabilizes the variable input voltage in order to make sure that the circuit, to which it provides stable voltage, will work in the best conditions.

The output voltage is variable from the minimum 15V up to the maximum of 17V. It can be varied by changing the position of the potentiometer.

The maximum output current is 60 mA, however the circuit was designed to work with a load impedance of  $500\Omega$ , therefore providing a maximum current of 34 mA.

The circuit has over voltage protection at its output terminals, keeping the voltage at a maximum of 18.4V. It is also equipped with a over current protection with foldback which ensures a maximum short circuit current of around 30 mA.

A minimum input voltage of 22V should be provided to the regulator in order to ensure its best functionality.

A maximum input voltage up to 25V is allowed.

#### 7. References

- Motorola Inc., "LINEAR / SWITCHMODE VOLTAGE REGULATOR HANDBOOK", 1982 (https://ia800609.us.archive.org/35/items/bitsavers\_motoroladaitchmodeVoltageRegulatorHandbook\_23523522/1982\_Linear\_Switchmode\_Voltage\_Regulator\_Handbook.pdf, last accessed 20.11.2022)
- 2. L. Teodorescu, <a href="http://wiki.dcae.pub.ro/images/7/79/Linear\_regulator.pdf">http://wiki.dcae.pub.ro/images/7/79/Linear\_regulator.pdf</a> (last accessed 17.10.2022)
- 3. L. Teodorescu, Project 1 Electronic Devices and Circuits, <a href="http://wiki.dcae.pub.ro/index.php/Project\_1\_- Electronic\_Devices\_and\_Circuits">http://wiki.dcae.pub.ro/index.php/Project\_1\_- Electronic\_Devices\_and\_Circuits</a> (last accessed 14.11.2022)
- 4. Integrated analog circuits course, CMOS technology, Faculty of Electronics, Telecommunications and Information Technology
- 5. Electronic fundamental circuits course, Linear Regulators, Faculty of Electronics, Telecommunications and Information Technology