

10/12/2020

# Project 2: femTomas Tomasulo Algorithm Simulation

School of Science and Engineering

Submitted to Dr. Cherif Salama

Submitted by:

Salma Aly 900183330

Menna Elzahar 900182968

Mariam Mousa 900183871

#### A Brief Description of our Implementation Including Any Bonus Features Included

Tomasulo's Algorithm is implemented as will be explained later, and a successful trail to build a simple application was conducted; if the text file containing the assembly code to get executed is put in the local folder of the application, we only need to write the text file name and press enter so that the program run. No need to the original code. This was a trial to implement a bonus part.

### The Code Is Divided into The Following Classes and Functions:

**Tomasulo**: the main function of the code. First, it checks that the instruction has not written yet. If it hasn't, it checks which of the three stages it is in based on three flags: issue, execute and write flags. If any of these flags is false, then the instruction is at this stage and the function executes its segment in the code. Also, the function checks if two instructions are trying to issue or write at the same time using the two signals: issue\_flag and write\_flag. If in issue stage or write stage one of these flags is one, then the instruction is not issued (or not written) because another instruction is getting issued (or writing). Also, the function is divided into a number of cases, each representing one type of instructions. Each type has its own issue, execute and write function.

instrComplete: this function checks whether all instructions have finished or not using the wb\_flag vector (of type bool), which stores which instruction has written back or not. This function is used to decide whether there are any other instructions to process or not.

#### Reservation Station classes:

#### 1. load rs:

This is the load reservation station. There are two instances of this station. This reservation station has one source register rs1, one destination register rd, and an immediate. Thus, there are Vj, Qj, A, index, result value, and busy flag. These are the class parameters. Also, there are issuing functions and an execution function. Once their conditions are met in the main.cpp, they are called and the changes needed to be conducted by them occur to fill the reservation station elements as described in lectures 18 and 19. Also, the writing back stage of load happens in main.cpp when the conditions (described in the slides) are met.

### 2. store rs

This is the store reservation station. There are two instances of this station. This station was implemented in a very similar way to the load\_rs. However, because the sw instructions has 2 source registers and an immediate, the station has the following parameters: Vj, Vk, Qj, Qk, A, index, and busy flag. It also has issuing and execution functions that are called when their conditions (described in the slides) are met in the main.cpp. A load\_store queue was implemented so that load/store instructions write in order.

#### 3. arithm\_rs

This is the arithm reservation station. There are two instances of this station. This reservation station has two source registers rs1 and rs2, one destination register rd, and an immediate. Thus, there are Vj, Vk, Qj, Qk, index, result value, and busy flag. These are the class attributes. Also, there are issuing functions and an execution function. Once their conditions are met in the main.cpp, they are called and the changes needed to be conducted by them occur to fill the reservation station elements as described in lectures 18 and 19. Also, the writing back stage of any arithmetic happens in main.cpp when the conditions (described in the slides) are met.

#### 4. Jalr\_ret\_rs

This is the jalr and ret reservation station. There is one instance of this station. This reservation station has only one source register rs1 (and an implicit rd, which is r1). Thus, there are Vj, Qj, A, current\_PC (represents the PC at which the instruction is now) and busy flag. These are the class attributes. Also, there are issuing functions and an execution function. Once their conditions are met in the main.cpp, they are called and the changes needed to be conducted by them occur to fill the reservation station elements as described in lectures 18 and 19. Also, the writing back stage of jalr (or ret) happens in main.cpp when the conditions (similar to those in the slides) are met.

# 5. beq\_rs

This is the beq reservation station. There is one instance of this station. This reservation station has two source registers rs1 and rs2 and an immediate. Thus, there are Vj, Vk, Qj, Qk and A, current\_PC (represents the PC at which the instruction is now) and busy flag. These are the class attributes. Also, there are issuing functions and an execution function. Once their conditions are met in the main.cpp, they are called and the changes needed to be conducted by them occur to fill the reservation station elements as described in lectures 18 and 19. Also, the writing back stage of jalr (or ret) happens in main.cpp when the conditions (similar to those in the slides) are met.

### 6. div\_rs

This is the div reservation station. There is one instance of this station. This reservation station has two source registers rs1 and rs2 and a destination register. Thus, there are Vj, Vk, Qj, Qk, result and busy flag. These are the class attributes. Also, there are issuing functions and an execution function. Once their conditions are met in the main.cpp, they are called and the changes needed to be conducted by them occur to fill the reservation station elements as described in lectures 18 and 19. Also, the writing back stage of div (or ret) happens in main.cpp when the conditions (similar to those in the slides) are met.

#### instr:

A class that represents any instruction. It has all the instruction's operands. In addition, it contains the issue, start and end execution and write time of the instruction. It also has three flags: issue, execute and write that tells if an instruction finished that stage or not. There is also an attribute that indicates the type of the instruction(type) and the reservation station working on that instruction (rs\_name). The function initialize takes the string of the instruction and parses it to fill the attributes of the class.

#### main:

A while loop was created whose condition checks that all instructions were written back to stop progressing and breaks the loop as a sign that the program has ended so that the total execution time shall be available. To make sure branch instructions do not miss with this condition, the write back flags of instructions between a branch and its target address are set to 1 so that they are counted with all other instructions that haven really been executed and written back. Thus, the condition fits. Inside the while loop, a for loop was created to loop over all instructions each iteration of the while loop (that is, each clock cycle) to see what progress or stalling each instruction should encounter. Inside the for loop, Tomasulo function is called to start the test program.

#### User Guide:

To try the femTomas, first create a .txt file and write your assembly code using the following formats:

```
lw rd, imm(rs1)
sw rs2, imm(rs1)
beq rs1, rs2, imm
jalr rs1
ret
neg rd, rs1
addi rd, rs1, imm
div rd, rs1, rs2
```

Then put the name of the file in the femTomas, then run the code.

Put the source code in Visual Studio, and make sure the input file name is correct.



Press Local Windows Debugger to run the code.



The output shows the following (as illustrated in the results section:

- Issue time, start and end execution time and write time of every instruction.
- IPC
- Total number of cycles

- Branch misprediction ratio

#### Results:

#### test1.txt:



# test2.txt:



#### test3.txt:



# Discussion of results:

test1: here every instruction depends on the one preceding it. No branching instructions are used in this test, hence, the misprediction rate = 0.

test2: in this test, a beq is used to branch to the 5th instruction, hence, the 4th instruction doesn't execute and its execution and write time is printed as 0. Also, a jalr instruction was used to jump to the last instruction (sw), so, the instruction preceding it doesn't issue, execute or write and therefore the issue, execution and write time are printed as 0. There is one issue in this test, which is that the 5th instruction's issue time is late by a few clock cycles. This causes the output to seem like the instructions are not issued in order. However, this is false since the algorithm implemented should force the instructions to be single-issued in order.

test3: in the final test, all dependencies were taken care of. For instance, the first sw only starts to execute when the first lw writes back, and so on.