FPGA ICE40HX1K 12MHz clk\_div\_ice\_m 60MHz clk\_div rst ULPI\_clk) btn1 clk\_out< ->clk\_in clk\_pulse X btn\_debouncer LED\_CLK\_ICE\_DIV\_EN enable IO\_BTNs[0](reset) btn\_out btn2\_trigger btn2 signal\_trigger btn\_debouncer clk\_div\_ULPI\_m IO\_BTNs[1](test) btn\_in clk div btn\_out input\_signal output\_signal clk\_div\_btn 60MHz clk\_div clk\_out< clk\_in clk\_pulse X clk\_out< LED\_CLK\_ULPI\_DIV\_EN enable clk\_pulse X IO\_LEDs[0](clk\_div\_ice) enable UART IO\_LEDs[1](clk\_div\_ULPI)) 1 10\_LEDs[2](rst) 24 (IO\_LEDs[3](ULPI\_DIR) ULPI\_op\_stack 19 ULPI\_op\_stack UART\_Rx) clk\_Rж —× 10\_LEDs[4](btn2\_debounce) clk\_Tx -x O\_DATA [8] [8] <sub>I\_DATA</sub> UART\_Tx> [8] UART\_DATA TiPX X UART NxT UART\_Rx\_EMPTY NrDX X send\_data Tx\_FULL op\_stack\_msg [16] - NxT Rx\_FULK -X op\_stack\_full —X op\_stack\_pull Rx\_EMPTY op\_stack\_empty 3750000 ULPI ULPI rst clk\_ice clk\_ULPI PrW status X main\_controller PrR busy main\_controller \_[6] ADDR REG\_VAL\_W REG\_VAL\_R [8] force\_send RxCMD -X RxLineState X [16] op\_stack\_msg RxVbusState X op\_stack\_pull op\_stack\_empty RxActive -X RxError X ULPI\_busy RxHostDisconnect X \_[8] ULPI\_USB\_DATA
\_[16] ULPI\_USB\_INFO\_DATA RxID X USB\_DATA [8]
USB\_INFO\_DATA [16] ULPI\_DATA\_re ULPI\_DATA\_buff\_empty ULPI\_INFO\_re ULPI\_INFO\_buff\_empty DATA\_re DATA\_buff\_full —X INFO\_re DATA\_buff\_empty ULPI\_REG\_VAL\_W [8] ULPI\_ADDR [6] INFO\_buff\_full -X [8] ULPI\_REG\_VAL\_R INFO\_buff\_empty ULPI\_PrW DATA\_out [8] ULPI\_PrR ULPI\_DIR) ULPI\_STP) STP [8] NXT DATA\_in UART\_Tx\_DATA [8] U\_RST UART\_Tx\_FULL UART\_send ULPI\_NXT) ULPI\_RST) (ULPI\_DATA[7:0]