

# **SmartSens**<sub>TM</sub>

# SC1035 Datasheet

V1.2

2014.06.04



| application |                                     | Packaging Information |                                                                           |
|-------------|-------------------------------------|-----------------------|---------------------------------------------------------------------------|
|             | car                                 |                       | SC1035CP48                                                                |
|             | Security Monitoring                 |                       | color48pin PLCCPackage                                                    |
|             | Industrial Camera                   |                       |                                                                           |
|             | Door phone                          | Key                   | indicators (typ)                                                          |
|             | toy                                 |                       | 4μm×4μm 4T FSIPixel architecture                                          |
|             | tablet                              |                       | Maximum image transmission rate:                                          |
|             | MP4player                           |                       | ☐ 1280H×960V @ 45fps                                                      |
|             | MDIBaby monitors                    |                       | ☐ 1200H×900V @ 50fps                                                      |
|             |                                     |                       | ☐ 1280H×720V @ 60fps                                                      |
|             |                                     |                       | Dynamic Ran <b>ga</b> lB                                                  |
|             |                                     |                       | Optical Format:2.8 "                                                      |
| cha         | racteristic                         |                       | Output Interf <b>ace</b> it Parallel Interface                            |
|             | Support for single-supply operation |                       | Output format3:bit RAW RGB                                                |
|             | High photosensitivity               |                       | 0ºCRA                                                                     |
|             | Automatic exposure control          |                       | Operating temperature range                                               |
|             | 16xAnalog gain, 4xDigital Gain      |                       | Optimum operating temperatuse cange:                                      |
|             | Level/Vertical windowing            |                       | Configure sensor slav₩Cinterface                                          |
|             | Automatic white balance control     |                       | voltage:                                                                  |
|             | aperture/Gamma correction           |                       | $\square \qquad \text{AVDD} = \text{PIXVDD} = \text{SVDD} = 3.3\text{V},$ |
|             | I2CRegister Programming Interface   |                       | $DOVDD = 1.8V \sim 3.3V,$                                                 |
|             | Output Interface                    |                       | DVDD = 1.5V(Internal support 1.5V                                         |
|             | 12-bit DVP                          |                       | regulatorpowered by)                                                      |
|             | Low power consumption               |                       | Image area: 5248μm×3904μm                                                 |
|             |                                     |                       | Package Type:LCC-48                                                       |
|             |                                     |                       | Package size:11.43mm×11.43mm                                              |



# table of Contents

| 1 | Signal | Description                                            |
|---|--------|--------------------------------------------------------|
| 2 | Syster | m-level description                                    |
|   | 2.1    | Outline                                                |
|   | 2.2    | structure4                                             |
|   | 2.3    | PLLcontrol5                                            |
|   | 2.4    | Serial Register Interface.(                            |
|   | 2.5    | Power charging and power-off order9                    |
|   | 2.5.1  | When using the built-in power supply Strppiythe.power9 |
|   | 2.5.2  | When using an external power supply apply ification    |
|   | 2.6    | Reset                                                  |
|   | 2.7    | Power off and power-down mode                          |
|   | 2.8    | Sleep Mode                                             |
| 3 | The in | nage sensor core functions                             |
|   | 3.1    | Mirroring and inversion                                |
|   | 3.2    | Test Mode                                              |
|   | 3.3    | AEC / AGCalgorithm                                     |
|   | 3.3.1  | Outline                                                |
|   | 3.3.2  | Algorithm based on mean                                |
|   | 3.3.3  | Mean luminanave (;)                                    |
|   | 3.4    | Black level correction                                 |
|   | 3.5    | Digital Gain                                           |
|   | 3.6    | Line noise canceling).(                                |
| 4 | Digita | l image sensor function 1                              |
|   | 4.1    | ISPTop register                                        |
|   | 4.2    | data synchronization                                   |
|   |        |                                                        |



| C1035  |                             | Datasheet    |
|--------|-----------------------------|--------------|
|        | I.                          |              |
| 4.3    | Lens Correction.            | 20           |
| 4.4    | Auto White Balance          | twenty two   |
| 4.5    | VAR                         | twenty two   |
| 4.6    | Brightness mean calculation | twenty three |
| The ir | mage sensor register list   |              |
| 5.1    | SC                          | 25           |
| 5.2    | SB CONTROL                  | 27           |
| 5.3    | BLC SYNC                    | 27           |
| 5.4    | CHANNEL GAIN                | 28           |
| 5.5    | AEC                         | 30           |
| 5.6    | AEC PK                      | 35           |
| 5.7    | ANA REG                     | 37           |
| 5.8    | SENSOR CTRL                 |              |
| 5.9    | TIMING CTRL                 | 44           |
| 5.10   | BLC                         | 49           |
| 5.11   | RNC                         | 54           |
| 5.12   | ISP PRE                     | 56           |
| 5.13   | LENC                        | 57           |
| 5.14   | AWB                         | 58           |
| 5.15   | DPC ONED                    | 59           |
| 5.16   | WINDOW                      | 59           |
| 5.17   | VAR                         | 60           |
| 5.18   | YAVG                        | 61           |
| 5.19   | DATA PRE                    | 62           |
| 5.20   | DVP PRE                     | 62           |
| 5.21   | DVP                         |              |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| 7 | Electr | ical parameters     |
|---|--------|---------------------|
| 8 | Packa  | ge                  |
|   |        |                     |
|   | 8.1    | Package size        |
| 9 | Optica | al parameters       |
|   | 9.1    | Sensor array center |
|   |        |                     |



# Photos indexes

| Map1-1 Pin Figure3                                                  |
|---------------------------------------------------------------------|
| Map2-1 SC1035block diagram4                                         |
| Map2-2 typical application5                                         |
| Map2-3 PLLControl schematic                                         |
| Map2-4 I2CInterface Timing                                          |
| Map2-5 InternalDVDDWhen the electric power.supply.from.the.order 10 |
| Map2-6 ExternalDVDDWhen the electric power.supply.from.the.order    |
| Map3-1 Mirroring and inversion examples                             |
| Map3-2 Test Mode14                                                  |
| Map6-1 DVPTiming66                                                  |
| Map8-1 PLCC 44Package Diagram (Unit: mm)                            |



# Table Index

| table1-1 Signal Description                                   | . 1          |
|---------------------------------------------------------------|--------------|
| table2-1 PLLControl register                                  | 6            |
| table2-2 I2CControl register                                  | 7            |
| table2-3 I <sub>2</sub> CInterface Timing detailed.parameters | 8            |
| table2-4 Soft reset control register                          | 11           |
| table2-5 Sleep Mode Control Register                          | 12           |
| table3-1 Mirroring and inversion mode control.register        | 13           |
| table3-2 Test mode control register                           | 14           |
| table3-3 AECControl register                                  | 15           |
| table3-4 YAVGControl register                                 |              |
| table3-5 BLCControl register                                  | 17           |
| table3-6 Digital gain control register                        | 18           |
| table3-7 RNCControl register                                  | 18           |
| table4-1 ISPTop register                                      | . 19         |
| table4-2 SYNCControl register                                 | 19           |
| table4-3 LENCControl register                                 | 20           |
| table4-4 AWBControl register                                  | twenty two   |
| table4-5 VARControl register                                  | twenty three |
| table4-6 YAVGControl register                                 | twenty three |
| table5-1 SCControl register                                   | . 25         |
| table5-2 SBControl register                                   | . 27         |
| table5-3 BLC SYNCControl register                             | 27           |
| table5-4 CHANNEL GAINControl register                         | 28           |
| table5-5 AECControl register                                  | 30           |
| table5-6 AEC PKControl register                               | 35           |
| table5-7 ANA REGControl register                              | 37           |





| table5-8 SENSOR CTRLControl register                          |
|---------------------------------------------------------------|
| table5-9 TIMING_CTRLControl register44                        |
| table5-10 BLCControl register                                 |
| table5-11 RNCControl register54                               |
| table5-12 ISP PREControl register                             |
| table5-13 LENCControl register57                              |
| table5-14 AWBControl register58                               |
| table5-15 DPC ONEDControl register59                          |
| table5-16 WINDOWControl register59                            |
| table5-17 VARControl register                                 |
| table5-18 YAVGControl register                                |
| table5-19 DATA PREControl register                            |
| table5-20 DVP PREControl register                             |
| table5-21 DVPControl register                                 |
| table7-1 Maximum Ratings                                      |
| table7-2 DC Electrical Characteristics                        |
| table7-3 AC Characteristics (5 °C,AVDD = 3.3V,DOVDD = 3.3V)68 |
| table9-1 Sensor array center71                                |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 1 Signal Description

 $table 1-1 Listed \hspace{0.5cm} SC1035 Description \hspace{0.1cm} of \hspace{0.1cm} the \hspace{0.1cm} image \hspace{0.1cm} sensor \hspace{0.1cm} signal \hspace{0.1cm} and \hspace{0.1cm} the \hspace{0.1cm} corresponding \hspace{0.1cm} pin \hspace{0.1cm} number.$ 

table1-1 Signal Description

|    | Numbering Signal name | es Pin Type  | description                            |
|----|-----------------------|--------------|----------------------------------------|
| 1  | SVDD                  | power supply | 3.3VPixel array power supply           |
| 2  | DGND                  | Ground       | Digitally                              |
| 3  | DVDD                  | power supply | 1.5VDigital Power                      |
| 4  | DVDD                  | power supply | 1.5VDigital Power                      |
| 5  | DGND                  | Ground       | Digitally                              |
| 6  | DGND                  | Ground       | Digitally                              |
| 7  | DOVDD                 | power supply | 1.8V / 3.3V IOpower supply             |
| 8  | DOVDD                 | power supply | 1.8V / 3.3V IOpower supply             |
| 9  | SCL                   | enter        | I2CInterface input clock line          |
| 10 | DGND                  | Ground       | Digitally                              |
| 11 | OSC                   | enter        | System clock input                     |
| 12 | PIXCLK                | I/O          | Always input pixel                     |
| 13 | NC                    | N/A          | not connected                          |
| 14 | SDA                   | I/O          | I2CInterface cable ( open drain)       |
| 15 | FSYNC                 | I/O          | Frame synchronization signal           |
| 16 | LREF                  | I/O          | Line synchronization signal            |
| 17 | D11                   | Export       | Parallel pixel data out <b>Bu</b> [11] |
| 18 | D10                   | Export       | Parallel pixel data out <b>pu</b> [10] |
| 19 | D9                    | Export       | Parallel pixel data out <b>pin</b> [9] |
| 20 | D8                    | Export       | Parallel pixel data out <b>Bit</b> [8] |



| Number       | ng Signal name | es Pin Type  | description                                 |
|--------------|----------------|--------------|---------------------------------------------|
| twenty one   | D7             | Export       | Parallel pixel data out <b>puţ</b> 7]       |
| twenty two   | D6             | Export       | Parallel pixel data out <b>put</b> 6]       |
| twenty three | D5             | Export       | Parallel pixel data out <b>put</b> 5]       |
| twenty four  | D4             | Export       | Parallel pixel data out <b>puţ</b> 4]       |
| 25           | D3             | Export       | Parallel pixel data out <b>pin [</b> 3]     |
| 26           | D2             | Export       | Parallel pixel data out <b>pin</b> [2]      |
| 27           | D1             | Export       | Parallel pixel data out <b>Bin[</b> 1]      |
| 28           | D0             | Export       | Parallel pixel data outpuț0]                |
| 20           | DIATON         |              | Power down signal input (built-in pull-down |
| 29           | PWDN           | enter        | Resistance, high effective)                 |
|              | RESET_B        |              | Reset input (built-in pull-up resistor, low |
| 30           |                | enter        | Bit effective)                              |
| 31           | DGND           | Ground       | Digitally                                   |
| 32           | DGND           | Ground       | Digitally                                   |
| 33           | NC             | N/A          | not connected                               |
| 34           | DVDD           | power supply | 1.5VDigital Power                           |
| 35           | NC             | N/A          | not connected                               |
| 36           | NC             | N/A          | not connected                               |
| 37           | NC             | N/A          | not connected                               |
| 38           | AGND           | Ground       | Analog ground                               |
| 39           | AGND           | Ground       | Analog ground                               |
| 40           | PIXVDD         | power supply | 3.3VPixel power                             |
| 41           | PIXVDD         | power supply | 3.3VPixel power                             |
| 42           | AGND           | Ground       | Analog ground                               |
| 43           | AGND           | Ground       | Analog ground                               |
| 44           | AVDD           | power supply | 3.3VAnalog supply                           |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

|    | Numbering Signal nam | es Pin Type  | description       |
|----|----------------------|--------------|-------------------|
| 45 | AVDD                 | power supply | 3.3VAnalog supply |
| 46 | AVDD                 | power supply | 3.3VAnalog supply |
| 47 | AGND                 | Ground       | Analog ground     |
| 48 | AGND                 | Ground       | Analog ground     |

Top View



Map1-1 Pin Figure



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

## 2 System-level description

#### 2.1 Outline

SC1035Is the most advanced camera field monitoms filmlagio Sensor. stand by 1280H×960V @ 45fps, 1200H×900V @ 50fps and 1280H×720V @ 60fps Image format. It outputs after the most radical this ISPA fter treatments Format image. Effective pixel size 1280H960V. On-chip support complex operations -

- Such as windowing, horizontal or vertical mirror and so on. Be configured through a simple two-wire serial port of Can maksC1035Work in the default mode, or configure their frame size, exposure time, gain and other similar Shall parameters. By default per45@bendutput frame 1280H×960VSize image.

#### 2.2 structure

SC1035It may be a fixed frame rate to generate pixel data stream, and with syncAs a reference

Test signal. MapShows SC1035Functional modules of the image sensatt and wap typical application

With examples.



Map2-1 SC1035block diagram





Map2-2 Typical Application Diagram

Note1: In order to obtain better image qpointyp,SVDD,AVDD,PIXVDDmust use 3.3VIndependent power supply.

## 2.3 PLLcontrol

SC1035 PLLAllows input clock frequency range  $6 \sim 27 MHz$ , among the MCOF requency maximum support 500MHz. PLLS chematics, and control registers are displayed in sum.





Map2-3 PLLControl schematic

table2-1 PLLControl register

| address | Register name | Defaults | read/write | description                   |
|---------|---------------|----------|------------|-------------------------------|
|         |               |          |            | Bit [7]: BYPASS PLL           |
|         |               |          |            | Bit [6: 4]: RESERVED          |
|         |               |          | ()         | Bit [3: 1]: PreDiv [2: 0]     |
|         |               |          |            | 000 ~ 1x                      |
| 0. 2010 | QU            | h20      | DVA        | 001 ~ 1.5x                    |
| 0x3010  | 81            | n20      | RW         | 010 ~ 2x                      |
|         |               |          |            | 011 ~ 3x                      |
|         | 7             |          |            |                               |
|         |               |          |            | 111 ~ 7x                      |
|         |               |          |            | Bit [0]: PLLDIV [5: 0]        |
|         |               |          |            | Bit [7: 3]: PLLDIV [4: 0]     |
|         |               |          |            | Multiplier = 64-PLLDIV [5: 0] |
|         |               |          |            | Bit [2: 0]: SYSEL [1: 0]      |
| 0x3011  | 8'            | h86      | RW         | 00 ~ 1x                       |
|         |               |          |            | 01 ~ 4x                       |
|         |               |          |            | 10 ~ 5x                       |
|         |               |          |            | 11 ~ 6x                       |



 $System\ clock\ frequency\\ syscik by formula\ ^{2-1} Calculated:$ 

$$F_{\text{syscik}= Fxcik} \times \frac{64 - M}{N \times (S+1)}$$
(2-1)

# 2.4 Serial Register Interface(I

SC1035By standard 2-wire control register<sub>2</sub>CBus read and write. Its device addre**8s**30.

Message Type: 16-bit address, 8-bit data and 7-bit device address

| S | Slave Address   | R/W | A | Sub Address [15: 8] | A | Sub Address [7: 0] | A | data | A/Ã | P |
|---|-----------------|-----|---|---------------------|---|--------------------|---|------|-----|---|
|   | I₂C read operat | ion |   |                     |   |                    | - | *    |     |   |

|   | Slave   |   |   | Sub             |   | Sub            |   |    | Slave   |   |   |      |   |   |
|---|---------|---|---|-----------------|---|----------------|---|----|---------|---|---|------|---|---|
| S | Address | 0 | A | Address [15: 8] | A | Address [7: 0] | A | Sr | address | 1 | A | data | Ã | P |

I<sub>2</sub>C writes

| S | Slave Address | 0 | A | Sub Address [15: 8] | A | Sub Address [7: 0] | A | data | A/Ã | P |
|---|---------------|---|---|---------------------|---|--------------------|---|------|-----|---|
|---|---------------|---|---|---------------------|---|--------------------|---|------|-----|---|

P: Termination condition: Reject reply

From slave to masterSTART condition A:reply

Master to slave

Depending on the direction of operation

### table2-2 I2CControl register

| address | Register name | Defaults | read/write | description                           |
|---------|---------------|----------|------------|---------------------------------------|
| 0x3008  | I2C SLAVE ID  | 8'h60    | RW         | Bit [7: 1]: I <sub>2</sub> C slave id |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# I<sub>2</sub>C Timing



Map2-4 I2CInterface Timing

table2-3 I2CInterface Timing detailed parameters

| symbol              | parameter                                      | Min                    | Typical val | u <b>t</b> Max | unit |
|---------------------|------------------------------------------------|------------------------|-------------|----------------|------|
| f <sub>I2C</sub>    | Clock frequency                                | -                      | -           | 400            | kHz  |
| t <sub>low</sub>    | Clock Low Time                                 | 1.3                    | -           | -              | μs   |
| t <sub>high</sub>   | Clock High Time                                | 0.6                    | -           | -              | μs   |
| t <sub>cl2dov</sub> | SCLDown to the time interval between the or    | u <b>0p</b> ut data is | valid       | 0.9            | μs   |
| t <sub>busft</sub>  | An initial state before the next bus idle time | 1.3                    | -           | -              | μs   |
| t <sub>scht0</sub>  | START condition hold time                      | 0.6                    | -           | -              | μs   |
| t <sub>scst</sub>   | START condition setup time                     | 0.6                    | -           | -              | μs   |
| t <sub>diht</sub>   | Input Data Hold Time                           | 0                      | -           | -              | μs   |
| t <sub>dist</sub>   | Input data setup time                          | 0.1                    | -           | -              | μs   |
| t <sub>scst1</sub>  | Termination condition setup time               | 0.6                    | -           | -              | μs   |
| t <sub>f</sub> / Tr | Fall than rise time                            | -                      | -           | 0.3            | μs   |
| t <sub>doht</sub>   | Output data hold time                          | 0.05                   | -           | -              | μs   |

Note1: This is 400kHzMode I2CTiming.

2: Analyzing start rising or falling termination threshold % vahalyzing rising or falling edge termination

The initial threshold.





| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### **2.5** Power charging and power-off order

Based on different power dosting and incomplete in the base of the

#### **2.5.1** When using the built-in power supply from the power**DVDD**Power Supply

Use the builtyDDPower supply, while the electrification that There cases, the following conditions must be met:

- 1. in caseDOVDDandAVDDAt the same time open, you on the to maintain stability;
- 2. PWDNAsynchronous trigger signal (no clock) and high effective;
- 3. During the electrification prisingly pulled
- 4. PWDNIt must ensure that the electrification time has remaine AVSDANDE WOON Tigner Room

  Interval of First less than
- 5. RESET\_BAsynchronous trigger signal status and effective;
- 6. During the **pley printe** to consider later **parte** Signal is stable;
- 7. Master Clockin host access sensor I2CYou must provide at least before there there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the there is 12CYou must provide at least before the 12CYou must provide at least provide at least provide at least provide at least p
- 8. Hosts can access the entire period **Brosn**(**stheretecturs**) alm PWDNAfter the complex is given low Signal (reset signal PWDNDown20msOr afterRESET\_BPulled20msAfter given),

Host can access sensor I2CBus to initialize the sensor.

DOVDDFirst pulled, then AVDDAnd the interval is le**5s**hthan





Map2-5 InternalDVDDWhen the electric power supply from the order

 $Note 1: T0 \geq 0 ms: DOVDDS tability\ to AVDDS tabilization\ delay.$ 

2:T2>5ms:AVDDStability to the sensor electrification between stable delay.

#### **2.5.2** When using an external power supply electrification **DVDD**Power Supply

Using an extension of the electrification of

- 1. in caseDOVDDandAVDDAt the same time open, you Dovis Demander to maintain stability;
- 2. in caseAVDDandDVDDAt the same time open, you axisDimBVDD that to maintain stability;
- 3. PWDNAsynchronous trigger signal (no clock) and high effective;
- 4. PWDNIt must ensure that the electrification time has remaine AND AND TIME Room
  Interval of First less than
- 5. When not using the camera must be turned off all power (power-off mode is not recommended);
- 6. RESET\_BAsynchronous trigger signal status and effective;
- 7. During the plevinification to consider later partied Signal is stable;
- 8. Master CD6Clin host access sensor I2CYou must provide at least before there there there is a least before the transfer of the sensor I2CYou must provide at least before the transfer of the sensor I2CYou must provide at least before the transfer of the sensor I2CYou must provide at least before the transfer of the sensor I2CYou must provide at least before the sensor I2CYOU must provide at least
- 9. Hosts can access the entire period from there be bury aln PWDNAfter the complex is given low



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

Signal (reset signal PWDNDown20msOr afterRESET\_BPulled20msAfter given),

Host can access sensor I2CBus to initialize the sensor.

DOVDDFirst pulled, then AVDDAnd the interval is lessithan



Map2-6 ExternalDVDDWhen the electric power supply from the order

Note1:T0>0ms:DOVDDStability to AVDDStabilization delay.

2:T1>0ms:AVDDStability toDVDDStabilization delay.

 $2:T2 \ge 5ms:DVDDS$  tability to the sensor electrification between stable delay.

#### 2.6 Reset

SC1035Comprising a sensor RESET\_BPin, grounding ( DGND) Can be forced to complete the hard reset operating. Hard resetC1035Register will clear all settings and reset to the default values. But can also pass PassI2CInterface register 0x3003ofBit [0]Set high to provide a soft reset function.

table2-4 Soft reset control register

| address | Register name | Defaults | read/write | description       |
|---------|---------------|----------|------------|-------------------|
| 0x3003  | Rst_pon       | 'B0      | W          | Bit [0]: rst soft |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 2.7 Power off and power-down mode

Sensor supply power off, all external power to be shut dow result by PWDN and OSC lead. Feet should be low. And the power-dow result be pulled.

# 2.8 Sleep Mode

Modify the appropriate register the sensor into sleep mode. In sleep mode; CClock still kept jobs. You can still access the sensor registers.

table2-5 Sleep Mode Control Register

| Features      | Register name | description                    |
|---------------|---------------|--------------------------------|
| Sleep Mode    | 0x3000        | Bit [0]: manual stream enable  |
| Sieep Mode 0. | 0.0000        | Sleep = $\sim$ Bit [0] or PWDN |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 3 The image sensor core functions

#### **3.1** Mirroring and inversion

SC1035It provides mirroring mode and inversion mode. The former will reverse the data level sensor readout

Who would reverse the vertical sensor readow to the control of the



Map3-1 Mirroring and inversion examples

table3-1 Mirroring and inversion mode control register

| Features      | Register name | description          |
|---------------|---------------|----------------------|
|               |               | Bit [0]: mirror ctrl |
| Mirror Mode   | 0x321d        | $0 \sim mirror off$  |
|               |               | 1 ~ mirror on        |
|               |               | Bit [6]: flip ctrl   |
| Inverted mode | 0x321c        | $0 \sim filp \ off$  |
|               |               | 1 ∼ flip on          |

#### 3.2 Test Mode

To facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two test modes: incremental mode and the color-latin facilitate testing 35 It provides two testing 35 It provides the same and the color-latin facilitate and the color-latin facilit

| SC1035 | Datasheet |
|--------|-----------|
|        |           |





Increment mode

Color bar pattern

Map3-2 Test Mode

#### table3-2 Test mode control register

| Features          | Register name | description                         |
|-------------------|---------------|-------------------------------------|
|                   |               | Bit [1]: incremental pattern enable |
| Increment mode    | 0x3781        | 0 ~ normal image                    |
|                   |               | 1 ~ incremental pattern             |
|                   |               | Bit [7]: color bar test pattern     |
| Color bar pattern | 0x503d        | 0 ∼ disable                         |
|                   | Y             | 1 ∼ enable                          |

# 3.3 AEC / AGCalgorithm

#### **3.3.1** Outline

AE image sensor control ( AEC) And AGC ( AGC) Function can be calculated together

Suitable exposure time and gain, so as to adjust the brightness of the image to a certain range. In addition to the a

You can also manually set the exposure time and gain. Such as 3-315100f related registerstable



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### table3-3 AECControl register

| Features           | Register name        | description          |
|--------------------|----------------------|----------------------|
|                    | •                    | Bit [0]: AEC manual  |
| AECEnable          | 0x3e03               | 0 ~ auto enable      |
|                    |                      | 1 ~ manual enable    |
| AEC(Exposure time) | {0x3e01,0x3e02}      | 0x3e01 = AEC [15: 8] |
| AEC(Exposure time) |                      | 0x3e02 = AEC [7: 0]  |
| AEC(Gain)          | {0x3e08 [0], 0x3e09} | Gain                 |
|                    |                      | Bit [1]: AGC manual  |
| Gain Enable        | 0x3e03               | 0 ~ auto enable      |
|                    |                      | 1 ~ manual enable    |

#### **3.3.2** Algorithm based on mean

Based on the Ane Anigorithm uses register (0x350f) and BPT (0x3510) To control the image brightness degree. Here, the require (0x350f) Values represent high threshold, and register (0x3510) The value table It shows low threshold. When the average YANTO (0x350f) Register image WPT (0x350f) and BPT (0x3510 Within) the scope, AECModule will maintain the current (0x350f) Time, AECModule will reduce exposure. And WANTO (0x568a) Value of less than BPT (0x3510) Time, AECModule will increase the exposure.

Accordingly, the regist(0x350f) Should be greater thau that the wall of the image. The difference between the two It can be controlled from the stability of the image.

#### **3.3.3** Mean luminance (YAVG)

It offers two windowed modes: automatic window and sub-window mode. In automatic windowing (default) meaning the window by the input instaggens in the sub-window mode (the register 0x5708 [0]Set1), The output from the register window size\_START, AVG\_X\_WIDTH, AVG\_Y\_START and AVG\_Y\_HEIGHT Decision.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### table3-4 YAVGControl register

| Features                 | Register name                       | description                         |
|--------------------------|-------------------------------------|-------------------------------------|
|                          |                                     | Bit [0]: win_man_en                 |
| YAVGWindowing is enabled | abled 0x5708                        | 0 ∼ auto enable                     |
|                          |                                     | 1 ∼ manual enable                   |
| AVC V STADT              | G_X_START {0x5700 [3: 0], 0x5701}   | 0x5700 [3: 0] = avg_x_start [11: 8] |
| AVG_A_START              |                                     | 0x5701 = avg_x_start [7: 0]         |
| AVC V MIDTH              | (0.5504[0.0], 0.5505)               | 0x5704 [3: 0] = avg_x_width [11: 8] |
| AVG_X_WIDTH              | {0x5704 [3: 0], 0x5705}             | 0x5705 = avg_x_width [7: 0]         |
| AVG Y START              | {0x5702 [3: 0], 0x5703}             | 0x5702 [3: 0] = avg_y_start [11: 8] |
| AVG_1_SIAKI              |                                     | 0x5703 = avg_y_start [7: 0]         |
| AVC V HEIGHT             | WG_Y_HEIGHT {0x5706 [3: 0], 0x5707} | 0x5706 [3: 0] = avg_y_width [11: 8] |
| AVG_1_HEIGH1             |                                     | 0x5707 = avg_y_width [7: 0]         |

#### 3.4 Black level correction

Pixel array comparative black line. These black lines can provide data to compensate for the elimination algorithm that subtract black level line data. Walue minus the respective black level compensation value of the color channels. If some specific pixels, such reduced that the result say default, it will re-gain value after change BLCoperating.

Calculated by two modes: Bna automatic BLC. In manual mode, the compensation value is specified by the In automatic mode, the compensation value is calculated by a black line.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

## table3-5 BLCControl register

| Features                      | Register name            | description                    |
|-------------------------------|--------------------------|--------------------------------|
|                               | '                        | Bit [0]: blc_enable            |
| BLCEnable                     | 0x3900                   | 0 ∼ bypass blc                 |
|                               |                          | 1 ~ BLC enable                 |
|                               |                          | Bit [6]: blc_auto_en           |
| automaticBLCEnable            | 0x3902                   | 0 ~ manual mode                |
|                               |                          | 1 ~ auto mode                  |
|                               |                          | 0x3928 [0]:                    |
|                               |                          | 0 ~ use 8 channel offset mode  |
| BLCChannel selection          | {0x3928 [0], 0x3905 [6]} | 1 ~ use 4 channel offset mode  |
| becommen selection            | (0x3920 [0], 0x3903 [0]) | 0x3905 [6]: one channel enable |
|                               |                          | 0 ~ use 8 or 4 channel offset  |
|                               | X                        | 1 ~ use one channel mode       |
| BLCTarget                     | {0x3907 [4: 0], 0x3908}  | BLC target                     |
| BLC_manual00(B 0)             | {0x3909 [4: 0], 0x390a}  | BLC offset for B ochannel      |
| BLC_manual01(GB 0)            | {0x390b [4: 0], 0x390c}  | BLC offset for GB ochannel     |
| BLC_manual02(B                | {0x390d [4: 0], 0x390e}  | BLC offset for B               |
| BLC_manual03(GB               | {0x390f [4: 0], 0x3910}  | BLC offset for GB 1channel     |
| BLC_manual10(GR <sub>0)</sub> | {0x3920 [4: 0], 0x3921}  | BLC offset for GR ochannel     |
| BLC_manual11(R 0)             | {0x3922 [4: 0], 0x3923}  | BLC offset for R ochannel      |
| BLC_manual12(GR               | {0x3924 [4: 0], 0x3925}  | BLC offset for GR              |
| BLC_manual13(R                | {0x3926 [4: 0], 0x3927}  | BLC offset for R 1channel      |

# 3.5 Digital Gain

After subtracting the black level, all the pixel values are multiplied by a digital gain value. By default, the sense Before using the digital gain will be adjusted to the maximum analog gain.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### table3-6 Digital gain control register

| Features     | Register name            | description                                    |
|--------------|--------------------------|------------------------------------------------|
| Digital Gain | {0x3e08 [0], 0x3e09 [7]} | 2'b01,2'b10: 2x dig gain<br>2'b11: 4x dig gain |

## **3.6** Line noise canceling (**RNC**)

Pixel array compatible black reference columns that can provide data for the line RNSE countellation algorithm data. For the same line, the line noise is the same Noise row between rows different from each other. Taking into account the presence of color filters, you must use If the cancellation algorithm (subtraction) to give a negative value in a particular pixel, then the result set table 3-7 RNCControl register

| Features             | Register name           | description                 |
|----------------------|-------------------------|-----------------------------|
|                      |                         | Bit [0]: rnc_enable         |
| RNCEnable            | 0x3400                  | 0 ∼ bypass blc              |
|                      | <b>(</b> )              | 1 ~ RNC enable              |
|                      | <b>Y</b>                | Bit [1]: rnc_auto_en        |
| automaticRNCEnable   | 0x3400                  | 0 ~ manual mode             |
|                      |                         | 1 ~ auto mode               |
|                      |                         | Bit [5]: one channel enable |
| RNCChannel selection | 0x3400                  | 0 ∼ use 4 channel mode      |
|                      |                         | 1 ∼ use 1 channel mode      |
| RNC_manual00(B)      | {0x3405 [4: 0], 0x3404} | RNC noise for B channel     |
| RNC_manual01(GB)     | {0x3407 [4: 0], 0x3406} | RNC noise for GB channel    |
| RNC_manual10(GR)     | {0x3409 [4: 0], 0x3408} | RNC noise for GR channel    |
| RNC_manual11(R)      | {0x340b [4: 0], 0x340a} | RNC noise for R channel     |
|                      |                         |                             |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 4 Digital image sensor function

# 4.1 ISPTop register

ISPPurpose top-level module: generate the necessary control signals.

table4-1 ISPTop register

|          | Features | Register name | description                        |
|----------|----------|---------------|------------------------------------|
|          |          |               | Bit [7]: LENC correnction enable   |
|          |          |               | 0 ~ disable                        |
|          |          |               | 1 ∼ enable                         |
| IOD CEDI |          | 0.5000        | Bit [4]: var_en                    |
| ISP_CTRL |          | 0x5000        | Bit [3]: awb_gain_en               |
|          |          |               | Bit [0]: auto white balance enable |
|          |          | 0 ~ disable   |                                    |
|          |          |               | 1 ∼ enable                         |

# 4.2 data synchronization

 $\ \ data\ synchros \ \ \underline{\textbf{M}} odule\ two\ paths\ merge\ into\ a\ single\ data\ path.$ 

table4-2 SYNCControl register

| address | Register name | Defaults | read/wri | e description                |
|---------|---------------|----------|----------|------------------------------|
| 0x3780  | BLC_SYNC00    | 8'h10    | RW       | Bit [5: 0]: ASP delay cycles |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| address                 | Register name | Defaults                | read/wri                | te description                      |
|-------------------------|---------------|-------------------------|-------------------------|-------------------------------------|
|                         |               |                         |                         | Bit [7]: incremental pattern enable |
| 0x3781 BLC_SYNC01 8'h10 |               |                         | Bit [4]: r_raw1_swap_en |                                     |
|                         | RW            | Bit [3]: r_raw0_swap_en |                         |                                     |
|                         |               | Bit [2]: rbule reverse  |                         |                                     |
|                         |               |                         |                         | Bit [1]: adc_g channel first enable |
|                         |               |                         |                         | Bit [0]: adclk_inv                  |

#### 4.3 Lens Correction

Lens Correction(C) The purpose of the module is to compensate for the distortion of light caused by the came With respect to the lens (center) distributed dule calculates the gain value at this point. Then in accordance with the Gain for each pixel, and corrects the image data, in order to compensate for the distortion of the light.

table4-3 LENCControl register

| address | Register name | Defaults | read/wri | te description                  |
|---------|---------------|----------|----------|---------------------------------|
|         |               |          |          | Bit [7]: LENC correction enable |
| 0x5000  | ISP_CTRL00    | 8'h99    | RW       | 0 ∼ disable                     |
|         |               |          |          | 1 ∼ enable                      |



| address | Register name | Defaults | read/wri | te description                         |
|---------|---------------|----------|----------|----------------------------------------|
|         |               |          |          | Bit [6]: no_delay                      |
|         |               |          |          | 1 ∼ sel data_i do lenc                 |
|         |               |          |          | 0 ~ data_3d do lenc                    |
|         |               |          |          | Bit [5]: debug mode                    |
| 0. 5000 | LENC CEDI 00  | 01.00    | DV4      | Bit [4]: lenc_bias_en                  |
| 0x5800  | LENC_CTRL00   | 8'h90    | RW       | 1 ~ sub bias before do lenc            |
|         |               |          |          | 0 ~ use data_i do lenc                 |
|         |               |          |          | Bit [1]: sel deltagain                 |
|         |               |          |          | Bit [0]: sel_ra, if lenc enable select |
|         |               |          |          | test mode                              |
| 0x5801  | LENC_RADIUS   | 8'h20    | RW       | Bit [7: 0]: lenc_radius                |
| 0x5802  | LENC_XOFFSET  | 8'h20    | RW       | Bit [7: 0]: the horizontal start size  |
| 0x5803  | LENC_YOFFSET  | 8'h10    | RW       | Bit [7: 0]: the vertical start size    |
| 0x5804  | LENC_RGAIN    | 8'h80    | RW       | Bit [7: 0]: red color coefficient      |
| 0x5805  | LENC_GGAIN    | 8'h80    | RW       | Bit [7: 0]: green color coefficient    |
| 0x5806  | LENC_BGAIN    | 8'h80    | RW       | Bit [7: 0]: blue color coefficient     |
|         |               | <b>Y</b> |          | Bit [7]: xy_offset_man_en              |
|         |               |          |          | Bit [5]: hskip_man_en                  |
| 0x5807  | LENC_CTRL07   | 8'h00    | RW       | Bit [4]: vskip_man_en                  |
|         |               |          |          | Bit [3: 2]: r_hskip                    |
|         |               |          |          | Bit [1: 0]: r_vskip                    |
|         |               |          |          | Bit [7: 2]: RESERVED                   |
| 0x5808  | LENC_XCNT     | 8'h2     | RW       | Bit [1: 0]: xcnt [9: 8]                |
|         |               |          |          | horizontal center                      |
| 0x5809  | LENC_XCNT     | 8'h8a    | RW       | Bit [7: 0]: xcnt [7: 0]                |
|         |               |          |          |                                        |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| address | Register name | Defaults | read/wri | te description          |
|---------|---------------|----------|----------|-------------------------|
|         |               |          |          | Bit [7: 2]: RESERVED    |
| 0x580a  | LENC_YCNT     | 8'h1     | RW       | Bit [1: 0]: ycnt [9: 8] |
|         |               |          |          | vertical center         |
| 0x580b  | LENC_YCNT     | 8'hf0    | RW       | Bit [7: 0]: ycnt [7: 0] |

#### 4.4 Auto White Balance

Auto White Balance I The purpose is to remove the false color image point, in order to identify the human eye Objects in the same image or video screen is displayed as AMMENICODALE Syill ensure that white pixels in different Under the color temperature remains constant. Supports manual white balance and auto white balance. Automatic Simple automatic white balance and advanced automatic white balance. Advanced auto white balance color temperature relative warmth and cold degrees.

table4-4 AWBControl register

| address | Register name     | Defaults | read/wri | te description                     |
|---------|-------------------|----------|----------|------------------------------------|
|         |                   |          |          | Bit [3]: awb_gain_en               |
| 0       | ISD CTDLOO        | 8'h99    | DVa7     | Bit [0]: auto white balance enable |
| 0x5000  | 0x5000 ISP_CTRL00 | 0 1199   | RW       | 0 ∼ disable                        |
|         |                   |          |          | 1 ∼ enable                         |
| 0x5180  | AWB_CTRL00        | 8'h04    | RW       | Bit [7: 0]: stable_range           |
| 0x5181  | AWB_CTRL01        | 8'h8     | RW       | Bit [7: 6]: stable_range           |
| 8x5182  | AWB_CTRL02        | 8'h0     | RW       | Bit [0]: gain_man_en               |

## **4.5 VAR**

VARThe purpose is to complete horizontal and vertical down-sampling.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

## table4-5 VARControl register

| address     | Register name | Defaults | read/wri | te description                 |
|-------------|---------------|----------|----------|--------------------------------|
| 0x5000      | ISP_CTRL00    | 8'h99    | RW       | Bit [4]: var_en                |
|             |               |          |          | Bit [7]: b_avg_en              |
|             |               |          | RW       | Bit [6]: gb_avg_en             |
|             |               |          |          | Bit [5]: gr_avg_en             |
| 0x5900      | VAR_CTRL00    | 8'h01    |          | Bit [4]: r_avg_en              |
|             |               |          |          | Bit [3]: debug_en              |
|             |               |          |          | Bit [2]: single_channel bypass |
|             |               |          |          | Bit [1: 0]: addopt             |
| 0x5901      | VAR_CTRL01    | 8'h0     | RW       | Bit [3: 2]: hskip              |
| 0.0.0.0.0.1 | VAIC_CINEUI   | O IIO    | IXVV     | Bit [1: 0]: vskip              |

# 4.6 Brightness mean calculation

Brightness mean calculate the brightness of the image data using the Mean.

table4-6 YAVGControl register

| address | Register name | Defaults | read/wri | te description                    |
|---------|---------------|----------|----------|-----------------------------------|
|         |               |          |          | Bit [7: 4]: RESERVED              |
| 0x5680  | AVC VSTADT    | 8'h00    | DIM      | Bit [3: 0]: r_avg x start [11: 8] |
| 0x5660  | AVG_XSTART    | 8 1100   | RW       | horizontal start position for     |
|         |               |          |          | average window                    |
|         |               |          |          | Bit [7: 0]: r_avg x start [11: 8] |
| 0x5681  | AVG_XSTART    | 8'h00    | 'h00 RW  | horizontal start position for     |
|         |               |          |          | average window                    |



| address | Register name  | Defaults | read/wri | te description                    |
|---------|----------------|----------|----------|-----------------------------------|
|         | AVG. VGTADT    | 8'h00    |          | Bit [7: 4]: RESERVED              |
| 0x5682  |                |          | RW       | Bit [3: 0]: r_avg y start [11: 8] |
| 0x3002  | AVG_YSTART     | 8 1100   | KVV      | vertical start position for       |
|         |                |          |          | average window                    |
|         |                |          |          | Bit [7: 0]: r_avg y start [11: 8] |
| 0x5683  | AVG_YSTART     | 8'h00    | RW       | vertical start position for       |
|         |                |          |          | average window                    |
|         |                |          | RW       | Bit [7: 4]: RESERVED              |
| 0x5684  | AVG_WIN_WIDTH  | 8'h10    |          | Bit [3: 0]: r_win_width [11: 8]   |
|         |                |          |          | the width for average window      |
| 0x5685  | AVG_WIN_WIDTH  | 8'ha0    | RW       | Bit [7: 0]: r_win_width [7: 0]    |
|         |                |          |          | the width for average window      |
|         |                |          |          | Bit [7: 4]: RESERVED              |
| 0x5686  | AVG_WIN_HEIGHT | 8'h0c    | RW       | Bit [3: 0]: r_win_height [11: 8]  |
|         |                |          |          | the height for average window     |
| 0x5687  | AVG_WIN_HEIGHT | 8'h67    | RW       | Bit [7: 0]: r_win_height [7: 0]   |
|         | 3_WI_IIIIOII   | 3 HO,    | 2011     | the height for average window     |
| 0x5688  | AVG_CTRL08     | 8'h2     | RW       | Bit [1]: avg_opt                  |
| 3AB330  | 3_37.600       | 3 II.    | 2011     | Bit [0]: win_man                  |
| 0x568a  | averge         | -        | RO       |                                   |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# **5** The image sensor register list

# 5.1 SC

table5-1 SCControl register

| address          | Register name   | Defaults | read/wr | ite description                       |
|------------------|-----------------|----------|---------|---------------------------------------|
| 0x3000 SC_REG00  |                 | 8'h01    | RW      | Bit [0]: manual stream enable         |
| OXBOOU BG_ILEGOU | 3C_REG00 0 1101 |          | I KVV   | Sleep = Bit [0]   p_pwdn_i   GPIO [0] |
|                  |                 |          |         | Bit [7]: rst avg                      |
|                  |                 |          |         | Bit [6]: isp                          |
|                  |                 |          |         | Bit [4]: rst blc                      |
| 0x3001 SC_REG01  |                 | 8'h00    | RW      | Bit [3]: rst sync                     |
|                  |                 |          |         | Bit [2]: rst sensor_ctrl              |
|                  |                 |          |         | Bit [1]: rst timing_ctrl              |
|                  |                 |          |         | Bit [0]: rst aec_pk                   |
|                  |                 | 8'h00    |         | Bit [4]: rst channel gain             |
| 0x3002 SC_REG02  |                 |          | RW      | Bit [3]: rst dvp_pre                  |
| 0.0002 00_11002  | T               |          | KW      | Bit [1]: rst data_pre                 |
|                  |                 |          |         | Bit [0]: rst dvp                      |
|                  |                 |          |         | Bit [7]: sclk_sel_pad                 |
|                  |                 |          |         | 1 ~ p_clk_i                           |
| 0x3004 SC_REG04  |                 | 8'h02    | RW      | $0 \sim pll\_sclk\_i$                 |
|                  |                 |          |         | Bit [6]: r_sclk_div2_en               |
|                  |                 |          |         | Bit [4: 0]: sclk2x_div                |



| Bit [7: 4]: ppump_div 0/1 - ÷1                     |          |
|----------------------------------------------------|----------|
| 0/1 - ÷1                                           |          |
|                                                    |          |
| $2 \sim \div 2$ 0x3005 SC_REG05 8'h22 RW           |          |
| 0x3003 3C_KEG03                                    |          |
|                                                    | <b>*</b> |
| Bit [3: 0]: npump_div                              |          |
| Bit [7]: c_vsync_o                                 |          |
| Bit [6]: c_pclk_o                                  |          |
| 0x3006 DIR_CTRL0 8'hff RW Bit [5]: c_href_o        |          |
| Bit [4]: c_fsin_o                                  |          |
| Bit [3: 0]: c_y_o [11: 8                           | 3]       |
| 0x3007 DIR_CTRL1 8'hff RW Bit [7: 0]: c_y_o [7: 0] |          |
| 0x3008                                             |          |
| Bit [7: 4]: gpio_dir [3:                           | 0]       |
| $0 \sim input$ 0x3009 GPIO_CTRL 8'h00 RW           |          |
| 1 ~ output                                         |          |
| Bit [3: 0]: gpio_out [3:                           | : 0]     |
| 0x300a SC_CTRL0A 8'h01 RW Bit [0]: sys_rst_enable  |          |
| Bit [7: 6]: pll1_cp<br>0x3010 PLL_CTRL1 8'h20 RW   |          |
| Bit [5: 0]: pll1_multipl                           | lier     |
| Bit [7]: pll1_bypass                               |          |
| 0x3011 PLL_CTRL0 8'h86 RW                          |          |
| Bi [3]: pll1_cp2 [2]                               |          |
| Bit [2: 0]: pll1_sdiv                              |          |
| 0x3080 GPIO_IN - RO input of GPIO [3: 0]           |          |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# **5.2 SB CONTROL**

## table5-2 SBControl register

| address          | Register name | Defaults | read/wr | ite description                                   |
|------------------|---------------|----------|---------|---------------------------------------------------|
|                  |               |          |         | Bit [7: 4]: RESERVED                              |
| 0x2140 SB_SCCB_C | CTRL          | 8'h00    | RW      | Bit [3]: r_sda_dly_en                             |
|                  |               |          |         | Bit [2: 0]: r_sda_dly                             |
|                  |               |          |         | Bit [7: 5]: RESERVED                              |
|                  |               |          |         | Bit [4]: en_ss_addr_inc                           |
|                  |               |          | RW      | Bit [3]: r_sda_byp_sync                           |
|                  |               |          |         | 0 ~ two clock stage sync for sda_i                |
| 0x2141 SB_SCCB_C | NDT           | 8'h12    |         | 1 ~ no sync for sda_i                             |
| 0x2141 3b_3CCb_C | OF I          | 01112    |         | Bit [2]: r_scl_byp_sync                           |
|                  |               |          |         | $0 \sim two \ clock \ stage \ sync \ for \ scl_i$ |
|                  |               |          |         | 1 ~ no sync for scl_i                             |
|                  |               |          |         | Bit [1]: r_msk_glitch                             |
|                  |               | ,        |         | Bit [0]: r_msk_stop                               |
| 02042 SD SCCD F  |               | 8'h00    | RW      | Bit [7: 4]: r_sda_num                             |
| 0x2042 SB_SCCB_F | ILIEK         | δ ΠΟΟ    | KW      | Bit [3: 0]: r_scl_num                             |

# **5.3 BLC SYNC**

# table5-3 BLC SYNCControl register

| address           | Register name | Defaults | read/wr | ite description              |
|-------------------|---------------|----------|---------|------------------------------|
| 0x3780 BLC_SYNC00 |               | 8'h01    | RW      | Bit [5: 0]: ASP delay cycles |

| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| address           | Register name | Defaults | read/wr | ite description                     |
|-------------------|---------------|----------|---------|-------------------------------------|
| 0x3781 BLC_SYNC01 |               | 8'h10    | RW      | Bit [7]: incremental pattern enable |
|                   |               |          |         | Bit [4]: r_raw1_swap_en             |
|                   |               |          |         | Bit [3]: r_raw0_swap_en             |
|                   |               |          |         | Bit [2]: rbule reverse              |
|                   |               |          |         | Bit [1]: adc_g channel first enable |
|                   |               |          |         | Bit [0]: adclk_inv                  |

# **5.4 CHANNEL GAIN**

# table5-4 CHANNEL GAINControl register

| address               | Register name | Defaults | read/wr | ite description               |
|-----------------------|---------------|----------|---------|-------------------------------|
| 0x3100 CHANNEL_GAIN00 |               |          | RW      | Bit [5]: r_fpn_line_gain_en   |
|                       |               | 8'h06    |         | Bit [4]: r_row_same_gain_en   |
|                       |               |          |         | Bit [3]: r_blue_sel           |
|                       |               |          |         | Bit [2]: r_link_blank_gain_en |
|                       |               |          |         | Bit [1]: r_black_line_gain_en |
|                       | 7             |          |         | Bit [0]: r_channel_gain_en    |
| 0x3101 CHANNEL_GAIN01 |               | 8'h00    | RW      | Bit [7]: r_black_line_f_sel_o |
|                       |               |          |         | Bit [5]: r_fpn_line_f_en      |
|                       |               |          |         | Bit [4]: r_fpn_rnc_en         |
|                       |               |          |         | Bit [3]: r_fpn_awb_en         |
|                       |               |          |         | Bit [2]: r_fpn_dpc_oned_en    |
|                       |               |          |         | Bit [1]: r_fpn_lenc_en        |
|                       |               |          |         | Bit [0]: r_fpn_blc_en         |
| 0x3102 R_B0_GAIN_H    |               | 8'h10    | RW      | r_b0_gain [12: 8]             |
| 0x3103 R_B0_GAIN_L    |               | 8'h00    | RW      | r_b0_gain [7: 0]              |
|                       |               |          |         |                               |



| address Register name    | Defaults | read/wi | rite description             |
|--------------------------|----------|---------|------------------------------|
| 0x3104 R_GB0_GAIN_H      | 8'h10    | RW      | r_gb0_gain [12: 8]           |
| 0x3105 R_GB0_GAIN_L      | 8'h00    | RW      | r_gb0_gain [7: 0]            |
| 0x3106 R_B1_GAIN_H       | 8'h10    | RW      | r_b1_gain [12: 8]            |
| 0x3107 R_B1_GAIN_L       | 8'h00    | RW      | r_b1_gain [7: 0]             |
| 0x3108 R_GB1_GAIN_H      | 8'h10    | RW      | r_gb1_gain [12: 8]           |
| 0x3109 R_GB1_GAIN_L      | 8'h00    | RW      | r_gb1_gain [7: 0]            |
| 0x310a R_RG0_GAIN_H      | 8'h10    | RW      | r_rg0_gain [12: 8]           |
| 0x310b R_RG0_GAIN_L      | 8'h00    | RW      | r_rg0_gain [7: 0]            |
| 0x310c R_R0_GAIN_H       | 8'h10    | RW      | r_r0_gain [12: 8]            |
| 0x310d R_R0_GAIN_L       | 8'h00    | RW      | r_r0_gain [7: 0]             |
| 0x310e R_RG1_GAIN_H      | 8'h10    | RW      | r_rg1_gain [12: 8]           |
| 0x310f R_RG1_GAIN_L      | 8'h00    | RW      | r_rg1_gain [7: 0]            |
| 0x3110 R_R1_GAIN_H       | 8'h10    | RW      | r_r1_gain [12: 8]            |
| 0x3111 R_R1_GAIN_L       | 8'h00    | RW      | r_r1_gain [7: 0]             |
| 0x3112 R_FPN_ROW_START_H | 8'h00    | RW      | high byte of r_fpn_row_start |
| 0x3113 R_FPN_ROW_START_L | 8'h08    | RW      | low byte of r_fpn_row_start  |
| 0x3114 R_FPN_ROW_END_H   | 8'h00    | RW      | high byte of r_fpn_row_end   |
| 0x3115 R_FPN_ROW_END_L   | 8'h0c    | RW      | low byte of r_fpn_row_end    |
| 0x3116 R_FPN_COL_COUNT_H | 8'h00    | RW      | high byte of r_fpn_col_count |
| 0x3117 R_FPN_COL_COUNT_L | 8'h64    | RW      | low byte of r_fpn_col_count  |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### **5.5 AEC**

#### $table 5\text{--}5\,AEC Control\,\, register$

| address    | Register name            | Defaults | read/wr | ite description                                                                                                                                                                                               |
|------------|--------------------------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3500 AE0 | C_CTRL00                 | 8'h78    | RW      | Bit [7]: debug mode  Bit [6]: less one line enable  Bit [5]: band function enable  Bit [4]: less 1 band enable  Bit [3]: start selection  Bit [2]: night mode  Bit [1]: new balance function  Bit [0]: freeze |
| 0x3501 AE0 | C_MIN_EXPOSURE           | 8'h01    | RW      | Bit [7: 0]: minimum exposure minimum exposure output limit                                                                                                                                                    |
| 0x3502     | AEC_MAX_EXPO_H<br>(60Hz) | 8'h3d    | RW      | Bit [7: 0]: maximum exposure [15: 8] 60Hz maximum exposure output limit                                                                                                                                       |
| 0x3503     | AEC_MAX_EXPO_L<br>(60Hz) | 8'h80    | RW      | Bit [7: 0]: maximum exposure [7: 0] 60Hz maximum exposure output limit                                                                                                                                        |
| 0x3504 DEI | BUG MODE                 | 8'h00    | RW      |                                                                                                                                                                                                               |



| address        | Register name | Defaults | read/wr | ite description                     |
|----------------|---------------|----------|---------|-------------------------------------|
|                |               |          |         | AEC system control 2                |
|                |               |          |         | Bit [7]: debug mode                 |
|                |               |          |         | Bit [6]: frame insert               |
|                |               |          |         | $0 \sim$ in night mode insert frame |
|                |               |          |         | disable                             |
|                |               |          |         | $1 \sim$ in night mode insert frame |
| 0x3505 AEC_0   | CTRL05        | 8'h30    | RW      | enable                              |
|                |               |          |         | Bit [5]: step auto enable           |
|                |               |          |         | 0 ~ step manual mode                |
|                |               |          |         | 1 ~ step auto mode                  |
|                |               |          |         | Bit [4: 0]: step auto ratlo         |
|                |               |          |         | in step auto mode ratle setting to  |
|                |               |          |         | adjust speed                        |
|                |               |          | /       | AEC system control 3                |
|                |               | 8'h10    |         | Bit [7: 5]: debug mode              |
| 0x3506 AEC_0   | CTRL06        |          | RW      | Bit [4: 0]: step manual setting 1   |
|                |               |          |         | step manual increase mode fast      |
|                |               | ,        |         | step                                |
|                | Y             |          |         | AEC system step register            |
|                |               |          |         | Bit [7: 4]: step manual setting 2   |
| 0x3507 AEC_0   | CTRL07        | 8'h18    | RW      | step manual slow step               |
|                |               |          |         | Bit [3: 0]: step manual setting 3   |
|                |               |          |         | step manual fast step               |
|                |               |          |         | 50Hz band width                     |
| 0x3508 AEC_B50 | 50_STEP       | 8'h01    | RW      | Bit [7: 2]: debug mode              |
|                |               |          |         | Bit [1: 0]: b50 step [9: 8]         |
|                |               |          |         |                                     |



| address Register name | Defaults | read/wr | ite description                   |
|-----------------------|----------|---------|-----------------------------------|
| 0x3509 AEC_B50_STEP   | 8'h01    | RW      | 50Hz band width                   |
| 0x35057hEC_B50_51E1   | 31101    | KW      | Bit [7: 0]: b50 step [7: 0]       |
|                       |          |         | 60Hz band width                   |
| 0x350a AEC_B60_STEP   | 8'h01    | RW      | Bit [7: 2]: debug mode            |
|                       |          |         | Bit [1: 0]: b60 step [9: 8]       |
| 0x350b AEC_B60_STEP   | 8'h01    | RW      | 60Hz band width                   |
| 0x3300 AEC_B00_31E1   | 01101    | KVV     | Bit [7: 0]: b60 step [7: 0]       |
|                       |          |         | Bit [7: 4]: E1 max                |
| 0x350c AEC_CTRL0C     | 8'he4    | RW      | decimal line high limit zone      |
| 0X330CAEC_CTRLUC      | 0 1164   | KW      | Bit [3: 0]: E1 min                |
|                       |          | 1       | decimal line low limit zone       |
|                       |          |         | 60Hz max bands in one frame       |
| 0x350d AEC_CTRL0D     | 8'h08    | RW      | Bit [7: 6]: debug mode            |
|                       |          |         | Bit [5: 0]: b60 max               |
|                       |          | RW      | 50Hz max bands in one frame       |
| 0x350e AEC_CTRL0E     | 8'h06    |         | Bit [7: 6]: debug mode            |
|                       |          |         | Bit [5: 0]: b50 max               |
| 0x350f AEC_CTRL0F     | 8'h78    | RW      | stable range hig limit            |
| 0x3301 ALC_CTALO      | 01170    | KVV     | Bit [7: 0]: WPT                   |
| 0x3510 AEC_CTRL10     | 8'h68    | RW      | stable range low limit            |
| 0x3310 AEC_CTRE10     | 0 1100   | KVV     | Bit [7: 0]: BPT                   |
|                       |          |         | stable manual mode fast zone high |
| 0x3511 AEC_CTRL11     | 8'hd0    | RW      | limit                             |
|                       |          |         | Bit [7: 0]: VPT high              |



| address      | Register name  | Defaults | read/wr | ite description                      |
|--------------|----------------|----------|---------|--------------------------------------|
|              |                | •        |         | Bit [7]: debug mode                  |
| 0x3513 AEC_0 | C_CTRL13       | 8'h40    | RW      | Bit [6]: pre_gain enable             |
|              |                |          |         | Bit [5: 0]: pre_gain_value           |
|              | AEC_MAX_EXPO_H |          |         | 50Hz maximum exposure output         |
| 02514        |                | 8'h0e    | DVA7    | limit                                |
| 0x3514       | (50Hz)         | 8 nue    | RW      | Bit [7: 4]: debug mode               |
|              |                |          |         | Bit [3: 0]: maximum exposure [11: 8] |
|              | AEC MAY EYRO I |          |         | 50Hz maximum exposure output         |
| 0x3515       | AEC_MAX_EXPO_L | 8'h40    | RW      | limit                                |
|              | (50Hz)         |          |         | Bit [7: 0]: maximum exposure [7: 0]  |
|              |                |          | 1       | gain base when in night mode         |
|              |                | 8'h01    |         | Bit [7: 2]: debug mode               |
|              |                |          |         | Bit [1: 0]: gain night threshold     |
| 0x3517 AE    | C_CTRL17       |          | RW      | 00 to 00                             |
|              |                |          |         | 01 to 10                             |
|              |                |          |         | 10 to 30                             |
|              |                |          |         | 11 to 70                             |
|              |                |          |         | gain output top limit                |
| 0 7E10 AF    | C CAIN CEILING | 8'h03    | DVA     | Bit [7: 3]: debug mode               |
| 0X3518 AE    | C_GAIN_CEILING | 81103    | RW      | Bit [2: 0]: aec gain ceiling [9: 8]  |
|              |                |          |         | real gain format                     |
|              |                |          |         | gain output top limit                |
| 0x3519 AE    | C_GAIN_CEILING | 8'he0    | RW      | Bit [7: 0]: aec gain ceiling [7: 0]  |
|              |                |          |         | real gain format                     |
|              |                |          |         |                                      |



| address           | Register name       | Defaults | read/wr                  | ite description                     |
|-------------------|---------------------|----------|--------------------------|-------------------------------------|
|                   |                     |          |                          | reserved default value for this     |
| 0x351a AEC_       | 0x351a AEC_DIFF_MIN | 8'h04    | RW                       | register                            |
|                   |                     |          |                          | Bit [7: 0]: difference minimal      |
| 0x351b AEC_       | CTRL1B              | 8'h78    | RW                       | stable range high limit (go out)    |
|                   |                     |          |                          | Bit [7: 0]: WPT2                    |
|                   |                     |          |                          | exposure values added when strobe   |
| 0x351c LED_       | _ADD_ROW            | 8'h06    | RW                       | is on                               |
|                   |                     |          |                          | Bit [7: 0]: AEC LED add row [15: 8] |
|                   |                     |          |                          | exposure values added when strobe   |
| 0x351d LED_       | _ADD_ROW            | 8'h18    | RW                       | is on                               |
|                   |                     |          | T                        | Bit [7: 0]: AEC LED add row [7: 0]  |
|                   |                     |          |                          | stable range low limit (go out)     |
| 0x351e AEC_       | _CTRL1E             | 8'h68    | RW                       | Bit [7: 0]: BPT2                    |
|                   |                     |          |                          | stable manual mode fast zone low    |
| 0x351f            | AEC_CTRL1F          | 8'h40    | RW                       | limit                               |
|                   |                     |          |                          | Bit [7: 0]: VPT low                 |
|                   |                     |          |                          | Bit [7: 3]: debug mode              |
| 0x3520 AEC_       | _CTRL20             | 8'h20    | RW                       | Bit [2]: strbe option               |
|                   |                     |          |                          | Bit [1: 0]: debug mode              |
|                   |                     |          |                          | Bit [7]: debug mode                 |
| 0x3521 AEC_CTRL21 | 8'h78               | RW       | Bit [6: 4]: strbe option |                                     |
|                   |                     |          |                          | Bit [3: 0]: debug mode              |
|                   |                     |          |                          | Bit [7: 5]: debug mode              |
| 0x3522 AEC_       | _CTRL25             | 8'h00    | RW                       | Bit [4: 2]: freeze counter          |
|                   |                     |          |                          | Bit [1: 0]: debug mode              |
|                   |                     |          |                          |                                     |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### **5.6 AEC PK**

#### table5-6 AEC PKControl register

| address Register name       | Defaults       | read/w | rite description                    |
|-----------------------------|----------------|--------|-------------------------------------|
|                             |                |        | exposure output                     |
| 0x3e00 AEC_PK_EXPOSURE      | 8'h00          | RW     | Bit [7: 4]: debug mode              |
|                             |                |        | Bit [3: 0]: exposure [19:16]        |
| 0x3e01 AEC_PK_EXPOSURE      | 8'h02          | RW     | exposure output                     |
|                             | 0 110 <b>2</b> | 1111   | Bit [7: 0]: exposure [15: 8]        |
|                             |                |        | exposure output                     |
| 0x3e02 AEC_PK_EXPOSURE      | 8'h00          | RW     | Bit [7: 0]: exposure [7: 0]         |
| VASCOZ TELO_LIT_EZIT OUCILE |                |        | lower four bits are a fraction of a |
|                             |                |        | line, do not use                    |
|                             |                |        | AEC manual mode control             |
|                             |                |        | Bit [7: 2]: debug mode              |
|                             | <b>X Y</b> '   |        | Bit [1]: AGC manual                 |
| 0x3e03 AEC_PK_MANUAL        | 8'h00          | RW     | 0 ~ auto enable                     |
|                             |                |        | 1 ~ manual enable                   |
|                             |                |        | Bit [0]: AEC manual                 |
|                             |                |        | 0 ~ auto enable                     |
|                             |                |        | 1 ~ manual enable                   |
|                             |                |        | SNR gain                            |
| 0x3e08 AEC_PK_SNR_GAIN      | 8'h00          | RW     | Bit [7: 2]: debug mode              |
|                             |                |        | Bit [1: 0]: snr gain [9: 8]         |



| address Register name   | Defaults     | read/wi | ite description                |
|-------------------------|--------------|---------|--------------------------------|
|                         | ·            | •       | SNR gain                       |
| 0x3e09 AEC_PK_SNR_GAIN  | 8'h10        | RW      | Bit [7: 0]: snr gain [7: 0]    |
|                         | 0.1110       | 100     | Bit [3: 0] fine gain           |
|                         |              |         | Bit [6: 4] sa1 gain            |
|                         |              |         | real gain                      |
| 0x3e0a AEC_PK_REAL_GAIN | 8'h00        | RW      | Bit [7: 2]: debug mode         |
|                         |              |         | Bit [1: 0]: real gain [9: 8]   |
| Ov2oOb AEC DV DEAL CAIN | 8'h00        | RW      | real gain                      |
| 0x3e0b AEC_PK_REAL_GAIN | 8 1100       | KW      | Bit [7: 0]: real gain [7: 0]   |
|                         | 8'h00        | RW      | AEC VTS output                 |
| 0x3e0c AEC_PK_VTS       | 0 IIUU       |         | Bit [7: 0]: VTS [15: 8]        |
| 0-2-04 AEC DV VTC       | 8'h00        | RW      | AEC VTS output                 |
| 0x3e0d AEC_PK_VTS       | 8 1100       |         | Bit [7: 0]: VTS [7: 0]         |
|                         |              |         | Bit [7]: r_cexp_sel            |
|                         |              |         | 1 ~ aec_expo                   |
|                         | <b>X Y</b> . |         | 0 ~ aec_expo [15: 4]           |
| A D A A A D C DV CENVAR | 011 5 4      | DLA     | Bit [6]: r_dcg_auto_en         |
| 0x3e0e AEC_PK_CTRL0E    | 8'h54        | RW      | Bit [5]: r_sa1_gain_overflowen |
|                         |              |         | Bit [4]: r_fine_gain_dcg_sel   |
|                         |              |         | Bit [3: 0]:                    |
|                         |              |         | r_fine_gain_dcg_compensate     |

| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| address                  | Register name | Defaults | read/wr                  | ite description                       |
|--------------------------|---------------|----------|--------------------------|---------------------------------------|
| 0x3e0f AEC_PK_CTRL0F 8'h |               | DW       | Bit [4]: r_dig_gain_sel1 |                                       |
|                          | 8'h10         |          | 1 ~ agc_adj [9: 0]       |                                       |
|                          |               |          | 0 ∼ else                 |                                       |
|                          |               |          | Bit [3]: r_dig_gain_sel2 |                                       |
|                          |               | RW       | 1 ~ agc_adj [8: 7]       |                                       |
|                          |               |          |                          | 0 ~ {1'b0, agc_adj [8]}               |
|                          |               |          |                          | Bit [2]: r_blc_dig_gain_man_en        |
|                          |               |          |                          | Bit [1: 0]: the value manual dig gain |

#### **5.7 ANA REG**

# table5-7 ANA REGControl register

| address    | Register name | Defaults | read/wr | ite            | description |
|------------|---------------|----------|---------|----------------|-------------|
| 0x3600 AD0 |               | 8'h54    | RW      | ADC [7: 0]     |             |
| 0x3601 AD0 |               | 8'h03    | RW      | ADC [15: 8]    |             |
| 0x3602 AD0 |               | 8'h2f    | RW      | ADC [23:16]    |             |
| 0x3603 AD0 |               | 8'h00    | RW      | ADC [32:24]    |             |
| 0x3610 AN  | ALOG          | 8'h2c    | RW      | ANALOG [7: 0]  |             |
| 0x3611 ANA | ALOG          | 8'h66    | RW      | ANALOG [15: 8] |             |
| 0x3612 ANA | ALOG          | 8'h80    | RW      | ANALOG [23:16] |             |
| 0x3613 ANA | ALOG          | 8'h88    | RW      | ANALOG [31:24] |             |
| 0x3614 AN  | ALOG          | 8'h08    | RW      | ANALOG [39:32] |             |
| 0x3615 A_T | EST           | 8'h00    | RW      |                |             |
| 0x3616 AN  | ALOG6         | 8'h00    | RW      |                |             |
| 0x3617 AN  | ALOG7         | 8'h00    | RW      |                |             |
| 0x3618 ANA | ALOG8         | 8'h00    | RW      |                |             |
|            |               |          |         |                |             |



| SC1035 | Datasheet |
|--------|-----------|
|        | 1         |

| address         | Register name | Defaults | read/wr | ite description |
|-----------------|---------------|----------|---------|-----------------|
| 0x3620 ARRAY    |               | 8'h88    | RW      | ARRAY [7: 0]    |
| 0x3621 ARRAY    |               | 8'h03    | RW      | ARRAY [15: 8]   |
| 0x3622 ARRAY    |               | 8'h00    | RW      | ARRAY [23:16]   |
| 0x3630 PWC      |               | 8'h80    | RW      | PWC [7: 0]      |
| 0x3631 PWC      |               | 8'h88    | RW      | PWC [15: 8]     |
| 0x3632 PWC      |               | 8'h40    | RW      | PWC [23:16]     |
| 0x3633 PWC      |               | 8'h64    | RW      | PWC [31:24]     |
| 0x3634 PWC      |               | 8'h91    | RW      | PWC [39:32]     |
| 0x3635 PWC      |               | 8'h80    | RW      | PWC [47:40]     |
| 0x3640 PAD_CTRL |               | 8'h00    | RW      |                 |

#### **5.8 SENSOR CTRL**

# table5-8 SENSOR CTRLControl register

| address                | Register name | Defaults | read/wr | ite description           |
|------------------------|---------------|----------|---------|---------------------------|
| 0×3300 SEI             | NSOR RECOO    | 8'h56    | RW      | Bit [7: 4]: y_rst gap     |
| 0x3300 SENSOR_REG00    |               | 0 1130   | IXVV    | Bit [3: 0]: y_hblk gap    |
| 0v3301 SFN             | NSOR RECOI    | 8'h5d    | RW      | Bit [7: 4]: y_tx gap      |
| 0x3301 SENSOR_REG01    |               | 8 11501  | KVV     | Bit [3: 0]: y_sig gap     |
| 0x3302 SENSOR_RSTGOLOW |               | 8'h50    | RW      | rst go low point          |
| 0x3303 SENSOR_HLDWIDTH |               | 8'h9a    | RW      | hblk / hsig width         |
| 0x3304 SENSOR_TXWIDTH  |               | 8'h9a    | RW      | tx width_sa               |
| 0v3305 SFN             | NSOR REG05    | 8'hc3    | RW      | Bit [7: 4]: y_xlckb width |
| 0X5505 5E1             | NOOK_KEGUS    | ones     | KW      | Bit [2: 0]: y_rs gap      |
| 0x3306 SEI             | NSOR_REG06    | 8'h31    | RW      | chip debug                |



| address          | Register name             | Defaults | read/wr | ite description                    |
|------------------|---------------------------|----------|---------|------------------------------------|
|                  |                           |          |         | Bit [7]: r_vario                   |
|                  |                           |          |         | Bit [6]: r_pvario4                 |
| 0x3307 SENSOR_RE | CC07                      | 0,PU3    | RW      | Bit [5]: r_pvario2                 |
| 0x3307 SENSOK_KE | 2007                      | 8'h03    | KW      | Bit [4]: pre-pre-charge enable for |
|                  |                           |          |         | long exposure                      |
|                  |                           |          |         | Bit [3: 0]: long pre-pre-charge    |
|                  |                           |          |         | Bit [7]: rst_all_hi                |
|                  |                           |          |         | Bit [6]: sample rs_all_hi          |
|                  |                           |          |         | Bit [5]: sample rs_all_low         |
|                  |                           |          |         | Bit [4]: tx high enable            |
|                  |                           |          |         | Bit [3]: ptxlow                    |
| 0x3308 SENSOR_RE | EG08                      | 8'h00    | RW      | Bit [2]: stxlow                    |
|                  |                           |          |         | Bit [1: 0]: hld2s, hld switch      |
|                  |                           |          |         | 00~hblk, hsig                      |
|                  |                           |          |         | 01~hblk, hblk                      |
|                  | $\langle \lambda \rangle$ |          |         | 10~hsig, hsig                      |
|                  |                           |          |         | 11~hsig, hblk                      |



| address Register name | Defaults | read/w | rite description                   |
|-----------------------|----------|--------|------------------------------------|
|                       |          | '      | Bit [7]: r_rblue_pol               |
|                       |          |        | Bit [6]: pre-pre-charge enable for |
|                       |          |        | short exposure                     |
|                       |          |        | Bit [5]: auto rstyz go low enable  |
|                       |          |        | 1∼rstyz go low when finish         |
|                       |          |        | readout of one data line           |
| 0x3309 SENSOR_REG09   | 8'h28    | RW     | 0~rstyz go low control by          |
| 0x5509 SENSOR_REG09   | 01120    | RW     | 0x3712,0x3713                      |
|                       |          |        | Bit [4]: RESERVED                  |
|                       |          |        | Bit [3]: adclk gate enable when    |
|                       |          |        | rstyz is low                       |
|                       |          |        | Bit [2]: RESERVED                  |
|                       |          |        | Bit [1]: hsig always low           |
|                       |          |        | Bit [0]: hblk always low           |
|                       |          |        | Bit [7]: tx always high            |
|                       |          | RW     | Bit [6]: y_addr_o change delay     |
|                       |          |        | one cycle                          |
|                       |          |        | Bit [5]: dkblc                     |
| 0x330a SENSOR_REG0A   | 8'h00    |        | Bit [4]: rst keep low when         |
|                       |          |        | sample Bit [3]: bitsw_pol          |
|                       |          |        | Bit [2]: cbar                      |
|                       |          |        | Bit [1]: ptest                     |
|                       |          |        | Bit [0]: rst keep low after sample |
|                       |          |        | Bit [7: 4]: prsdip                 |
| 0x330b SENSOR_REG0B   | 8'h11    | RW     | Bit [3]: noxlckb                   |
|                       |          |        | Bit [2: 0]: srsdip                 |



| address                   | Register name | Defaults | read/wr | ite description                   |
|---------------------------|---------------|----------|---------|-----------------------------------|
|                           |               |          |         | Bit [7]: short_first_man_en       |
|                           |               |          |         | Bit [6]: short_first_man          |
|                           |               |          |         | Bit [5]: sa1en will go low        |
|                           |               |          |         | between 2 samples                 |
| 0x330c SENSOR_REG0        | C             | 8'h07    | RW      | Bit [4]: old fexp enable          |
| OADSOC BENDON_INEGO       | C             | 01107    | 1000    | Bit [3]: btsw will go low between |
|                           |               |          |         | 2 samples                         |
|                           |               |          |         | Bit [2]: sa1_off_en               |
|                           |               |          |         | Bit [1]: holdbs1_en               |
|                           |               |          |         | Bit [0]: holdbs0_en               |
|                           |               | 8'h00    | RW      | Bit [7]: array rblue fix          |
|                           |               |          |         | Bit [6]: prs all high             |
|                           |               |          |         | Bit [5]: prs all low              |
| 0x330d SENSOR_REG0        | D             |          |         | Bit [4]: rstgolow when pchg       |
| onssou oblivoor_reso      |               |          |         | Bit [3]: sa1en all high           |
|                           |               |          |         | Bit [2]: sa1en all low            |
|                           |               |          |         | Bit [1]: eq all high              |
|                           |               |          |         | Bit [0]: eq1 all low              |
| 0x330e SENSOR_REG0        | Е             | 8'h00    | RW      | RESERVED                          |
| 0x330f SENSOR_R           | EG0F          | 8'h40    | RW      | RESERVED                          |
| 0x3310 SENSOR_REG1        | n             | 8'h23    | RW      | Bit [4]: r_tx_same_width          |
| 0X3310 SENSOR_REGIO       | U             | 01123    | KVV     | Bit [3: 0]: short ppchg lines     |
| 0x3312 SENSOR_RSTY        | Z_GOLOW       | 8'h00    | RW      | rstyz_golow [15: 8]               |
| 0x3313 SENSOR_RSTYZ_GOLOW |               | 8.P.J.U  | RW      | Bit [7: 0]: rstyz_golow [7: 0]    |
| OVOOTO SEMBOR_K91 I       | Z_GOLOW       | 8'h20    | IXVV    | Bit [0]: holdb_pol                |
| 0x3314 SENSOR_EQ_G        | OLOW          | 8'h08    | RW      | Eq go low                         |



| mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | address Register name       | Defaults | read/wr | ite description                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------|---------|------------------------------------|
| 0~xlckb when sample Bit [6]: btsw fix enable Bit [5]: ck_ap delay one cycle go high Bit [4]: ck_ap delay one cycle go  0x3315 SENSOR_REG15  8'h04  RW  low Bit [3]: hld_pol Bit [2]: short pchg TX signal will go high when non-hdr mode Bit [1]: short sample TX signal will go high when non-hdr mode Bit [0]: short hold signal will go high when non-hdr mode Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode Bit [0]: shadow cancel auto mode enable Bit [7]: r_neg_vblankp1_sel                                                           |                             |          |         | Bit [7]: btsw high sel             |
| Bit [6]: btsw fix enable Bit [5]: ck_ap delay one cycle go high Bit [4]: ck_ap delay one cycle go  0x3315 SENSOR_REG15  8'h04  RW  low  Bit [3]: hld_pol  Bit [2]: short pchg TX signal will go high when non-hdr mode  Bit [1]: short sample TX signal will go high when non-hdr mode  Bit [0]: short hold signal will go high when non-hdr mode  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto mode enable  Bit [7]: r_neg_vblankp1_sel                                                                        |                             |          |         | 1~tc_cs = r_bl_hi                  |
| Bit [5]: ck_ap delay one cycle go high  Bit [4]: ck_ap delay one cycle go  0x3315 SENSOR_REG15  8'h04  RW  low  Bit [3]: hld_pol  Bit [2]: short pchg TX signal will  go high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [0]: short hold signal will go high when non-hdr mode  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                             |                             |          |         | 0∼xlckb when sample                |
| high  Bit [4]: ck_ap delay one cycle go  0x3315 SENSOR_REG15  8'h04  RW  low  Bit [3]: hld_pol  Bit [2]: short pchg TX signal will  go high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [0]: short hold signal will go  high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [1]: short hold signal will go  high when non-hdr mode  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel |                             |          |         | Bit [6]: btsw fix enable           |
| Bit [4]: ck_ap delay one cycle go  0x3315 SENSOR_REG15  8'h04  RW  low  Bit [3]: hld_pol  Bit [2]: short pchg TX signal will go high when non-hdr mode  Bit [1]: short sample TX signal will go high when non-hdr mode  Bit [0]: short hold signal will go high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                            |                             |          |         | Bit [5]: ck_ap delay one cycle go  |
| 0x3315 SENSOR_REG15  8'h04  RW  low  Bit [3]: hld_pol  Bit [2]: short pchg TX signal will  go high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [0]: short hold signal will go  high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                           |                             |          |         | high                               |
| Bit [3]: hld_pol  Bit [2]: short pchg TX signal will  go high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [0]: short hold signal will go  high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                |                             |          |         | Bit [4]: ck_ap delay one cycle go  |
| Bit [2]: short pchg TX signal will go high when non-hdr mode Bit [1]: short sample TX signal will go high when non-hdr mode Bit [0]: short hold signal will go high when non-hdr mode Bit [2]: aec frame reverse Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode Bit [0]: shadow cancel auto mode enable Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                            | 0x3315 SENSOR_REG15         | 8'h04    | RW      | low                                |
| go high when non-hdr mode  Bit [1]: short sample TX signal  will go high when non-hdr mode  Bit [0]: short hold signal will go  high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03 RW strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                        |                             |          |         | Bit [3]: hld_pol                   |
| Bit [1]: short sample TX signal will go high when non-hdr mode Bit [0]: short hold signal will go high when non-hdr mode  Bit [2]: aec frame reverse Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode Bit [0]: shadow cancel auto mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                       |                             |          |         | Bit [2]: short pchg TX signal will |
| will go high when non-hdr mode  Bit [0]: short hold signal will go high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                    |                             |          |         | go high when non-hdr mode          |
| Bit [0]: short hold signal will go high when non-hdr mode  Bit [2]: aec frame reverse Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode Bit [0]: shadow cancel auto mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                      |                             | ()       |         | Bit [1]: short sample TX signal    |
| high when non-hdr mode  Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03 RW strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                        |                             |          |         | will go high when non-hdr mode     |
| Bit [2]: aec frame reverse  Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                              |                             |          |         | Bit [0]: short hold signal will go |
| Bit [1]: shadow canceling 1 line  0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |          |         | high when non-hdr mode             |
| 0x3316 SENSOR_STROBE_CTRL  8'h03  RW  strobe mode  Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             | <u> </u> |         | Bit [2]: aec frame reverse         |
| Bit [0]: shadow cancel auto  mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             | 8'h03    | RW      | Bit [1]: shadow canceling 1 line   |
| mode enable  Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x3316 SENSOR_STROBE_CTRL   |          |         | strobe mode                        |
| Bit [7]: r_neg_vblankp1_sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             |          |         | Bit [0]: shadow cancel auto        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |          |         | mode enable                        |
| 0 2247 CENICOD CEDODE MIDTH 01.04 DM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A 2047 CENCOD CEDODE MIDEL  | 01.01    | DIV     | Bit [7]: r_neg_vblankp1_sel        |
| 0x3317 SENSOR_STROBE_WIDTH 8'h01 RW Bit [3: 0]: r_stb_w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x331/ SENSOR_STROBE_WIDTH  | 8,001    | KW      | Bit [3: 0]: r_stb_w                |
| Bit [7: 0]: shadow cancel manual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 2040 CENCOD CED CE MAN    | 011.00   | DIA     | Bit [7: 0]: shadow cancel manual   |
| 0x3318 SENSOR_STB_ST_MAN 8'h00 RW strobe start line, high byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | UX3318 SENSUR_S1B_S1_MAN    | 8'h00    | KW      | strobe start line, high byte       |
| Bit [7: 0]: shadow cancel manual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A PRIA CENTAGE CET CET LAND | 01.22    | DV:     | Bit [7: 0]: shadow cancel manual   |
| 0x3319 SENSOR_STB_ST_MAN 8'h00 RW strobe start line, low byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x3319 SENSOR_STB_ST_MAN    | 8'h00    | RW      | strobe start line, low byte        |



| DA3314 SENSOR_STB_END_MAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | address                    | Register name   | Defaults | read/wr | ite description                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|----------|---------|----------------------------------|
| Strobe end line, high byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0v331a SENSO               | D STR FND MAN   | 8'h01    | DW/     | Bit [7: 0]: shadow cancel manual |
| 0x331c SENSOR_CTRLIC         8'h01         RW         strobe end line, low byte           0x331c SENSOR_CTRLIC         8'h00         RW           0x331d SENSOR_BITSW_HI         8'h00         RW         Bit [7: 0]: bitsw_gohi [7: 0]           Bit [1]: holdb         enable         when           0x331d SENSOR_BITSW_HI         8'h00         RW         bit [0]: holdb         enable         when           0x331e SENSOR_TXWIDTH         8'h48         RW         Bit [7: 5]: r_blc_border_row_num         Bit [7: 5]: r_blc_border_row_num         Bit [7: r_yadd_adj_en           0x3331 SENSOR_CTRL31         8'h48         RW         Bit [6]: r_yadd_vflip_en         Bit [6]: r_yadd_blc_vflip_en           0x3332 SENSOR_CTRL32         8'hb8         RW         Bit [5]: r_yadd_blc_vflip_en         Bit [3: 0]: r_fpn_real_num           0x3340 SENSOR_STB_OK_START         8'h00         RO         high byte of good start line of shadow cancelling strobe           0x3341 SENSOR_STB_OK_START         8'h00         RO         high byte of good end line of shadow cancelling strobe           0x3342 SENSOR_STB_OK_END         8'h00         RO         high byte of good end line of shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | UX331a 3EN3O               | K_STD_END_IVIAN | 01101    | KVV     | strobe end line, high byte       |
| Ox331c SENSOR_CTRLIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0v331h SFNSO               | R STR FND MAN   | 8'h01    | PW/     | Bit [7: 0]: shadow cancel manual |
| Bit [7: 0]: bitsw_gohi [7: 0]     Bit [1]:   holdb   enable   when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UX331U SENSOR_S1B_END_WAN  |                 | 01101    | ICVV    | strobe end line, low byte        |
| Bit [1]:   holdb   enable   when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0x331c SENSO               | R_CTRL1C        | 8'h00    | RW      | 4                                |
| 0x331d SENSOR_BITSW_HI         8'h00         RW         hsig           Bit [0]: holdb enable when hblk           0x331e SENSOR_TXWIDTH         8'h48         RW         tx width_pchg           0x3331 SENSOR_CTRL31         8'h48         RW         Bit [7: r_blc_border_row_num Bit [4: 0]: r_blc_read_num           0x3332 SENSOR_CTRL32         8'hb8         RW         Bit [6]: r_yadd_vflip_en           Bit [4]: r_yadd_blc_vflip_en         Bit [7: r_yadd_blc_vflip_en           Bit [3: 0]: r_fpn_real_num         Bit [3: 0]: r_fpn_real_num           0x3340 SENSOR_STB_OK_START         8'h00         RO           0x3341 SENSOR_STB_OK_START         8'h00         RO           0x3342 SENSOR_STB_OK_END         8'h00         RO           0x3343 SENSOR_STB_OK_END         8'h00         RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |                 |          |         | Bit [7: 0]: bitsw_gohi [7: 0]    |
| Bit [0]: holdb enable when hblk  0x331e SENSOR_TXWIDTH 8'h7a RW tx width_pchg  0x3331 SENSOR_CTRL31 8'h48 RW  Bit [7:5]: r_blc_border_row_num  Bit [4:0]: r_blc_read_num  Bit [4:0]: r_yadd_adj_en  Bit [6]: r_yadd_yflip_en  Bit [6]: r_yadd_yflip_en  Bit [3:0]: r_fpn_real_num  0x3332 SENSOR_CTRL32 8'hb8 RW  Bit [5]: r_yadd_fpn_yflip_en  Bit [3:0]: r_fpn_real_num  0x3340 SENSOR_STB_OK_START 8'h00 RO  high byte of good start line of shadow cancelling strobe  1 low byte of good end line of shadow cancelling strobe  0x3342 SENSOR_STB_OK_END  8'h00 RO  1 low byte of good end line of shadow cancelling strobe  1 low byte of good end line of shadow cancelling strobe  1 low byte of good end line of shadow cancelling strobe  1 low byte of good end line of shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |                 |          |         | Bit [1]: holdb enable when       |
| 0x331e SENSOR_TXWIDTH 8'h7a RW tx width_pchg  0x3331 SENSOR_CTRL31 8'h48 RW  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [6]: r_yadd_adj_en  Bit [6]: r_yadd_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  high byte of good start line of shadow cancelling strobe  0x3340 SENSOR_STB_OK_START  8'h00 RO  0x3341 SENSOR_STB_OK_END  8'h00 RO  high byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  high byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x331d SENSO               | R_BITSW_HI      | 8'h00    | RW      | hsiġ                             |
| 0x331e SENSOR_TXWIDTH 8'h7a RW tx width_pchg  0x331 SENSOR_CTRL31 8'h48 RW  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [7]: r_yadd_adj_en  Bit [6]: r_yadd_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  0x3340 SENSOR_STB_OK_START  8'h00 RO  0x3341 SENSOR_STB_OK_START  8'h00 RO  RO  and bloom byte of good start line of shadow cancelling strobe  bit [4]: r_yadd_blc_vflip_en  Bit [4] |                            |                 |          |         | Bit [0]: holdb enable when       |
| 0x3331 SENSOR_CTRL31  8'h48  RW  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [7]: r_yadd_adj_en  Bit [6]: r_yadd_vflip_en  Bit [6]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_vflip_en  Bit [3: 0]: r_fpn_real_num  high byte of good start line of  shadow cancelling strobe  0x3341 SENSOR_STB_OK_START  8'h00  RO  8'h00  RO  Bit [4]: r_yadd_blc_vflip_en  Bit [5]: r_blc_border_row_num  Bit [7: 5]: r_blc_border_row_num  Bit [7: 5]: r_blc_border_row_num  Bit [7: 5]: r_blc_border_row_num  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [7: 5]: r_blc_border_row_num  Bit [4: 0]: r_blc_read_num  Bit [5]: r_yadd_vflip_en  Bit [6]: r_yadd_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [6]: r_blc_border_row_num  Bit [6]: r_yadd_vflip_en  Bit [6]: |                            |                 |          |         | hblk                             |
| 0x3331 SENSOR_CTRL31  8'h48  RW  Bit [4: 0]: r_blc_read_num  Bit [7]: r_yadd_adj_en  Bit [6]: r_yadd_vflip_en  Bit [6]: r_yadd_fpn_vflip_en  Bit [4]: r_yadd_fpn_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  high byte of good start line of  shadow cancelling strobe  low byte of good start line of  shadow cancelling strobe  high byte of good end line of  shadow cancelling strobe  high byte of good end line of  shadow cancelling strobe  low byte of good end line of  shadow cancelling strobe  low byte of good end line of  shadow cancelling strobe  low byte of good end line of  shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x331e SENSO               | R_TXWIDTH       | 8'h7a    | RW      | tx width_pchg                    |
| Bit [4: 0]: r_blc_read_num  Bit [7]: r_yadd_adj_en  Bit [6]: r_yadd_vflip_en  Bit [6]: r_yadd_vflip_en  Bit [4]: r_yadd_fpn_vflip_en  Bit [3: 0]: r_fpn_real_num  Bit [3: 0]: r_fpn_real_num  Bit [3: 0]: r_fpn_real_num  Analyse of good start line of shadow cancelling strobe  Bit [4]: r_yadd_blc_vflip_en  Bit [4]: r_yadd_oplo_vflip_en  Bit [4]: r_yadd_vflip_en  Bit [4]: r_yadd_vflip_e | 0x3331 SFNSO               | R CTRI 31       | 8'h48    | RW      | Bit [7: 5]: r_blc_border_row_num |
| Bit [6]: r_yadd_vflip_en  0x3332 SENSOR_CTRL32  8'hb8  RW  Bit [5]: r_yadd_fpn_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  high byte of good start line of  shadow cancelling strobe  0x3341 SENSOR_STB_OK_START  8'h00  RO  Bit [3]: r_yadd_fpn_vflip_en  Bit [4]: r_yadd_blc_vflip_en  B | UNDSST SERVE               | I_GTAL51        |          |         | Bit [4: 0]: r_blc_read_num       |
| 0x3332 SENSOR_CTRL32  8'hb8  RW  Bit [5]: r_yadd_fpn_vflip_en  Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  high byte of good start line of shadow cancelling strobe  0x3341 SENSOR_STB_OK_START  8'h00  RO  low byte of good start line of shadow cancelling strobe  0x3342 SENSOR_STB_OK_END  8'h00  RO  high byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            |                 |          |         | Bit [7]: r_yadd_adj_en           |
| Bit [4]: r_yadd_blc_vflip_en  Bit [3: 0]: r_fpn_real_num  Nigh byte of good start line of shadow cancelling strobe  Now shadow cancelling strobe  Now byte of good start line of shadow cancelling strobe  Now shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |                 |          |         | Bit [6]: r_yadd_vflip_en         |
| Bit [3: 0]: r_fpn_real_num  0x3340 SENSOR_STB_OK_START  8'h00  RO  low byte of good start line of shadow cancelling strobe  low byte of good start line of shadow cancelling strobe  8'h00  RO  nigh byte of good start line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x3332 SENSO               | _CTRL32         | 8'hb8    | RW      | Bit [5]: r_yadd_fpn_vflip_en     |
| high byte of good start line of shadow cancelling strobe  0x3340 SENSOR_STB_OK_START  8'h00  RO  low byte of good start line of shadow cancelling strobe  8'h00  RO  shadow cancelling strobe  high byte of good start line of shadow cancelling strobe  high byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe  low byte of good end line of shadow cancelling strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |                 |          |         | Bit [4]: r_yadd_blc_vflip_en     |
| 0x3340 SENSOR_STB_OK_START       8'h00       RO       shadow cancelling strobe         0x3341 SENSOR_STB_OK_START       8'h00       RO       low byte of good start line of shadow cancelling strobe         0x3342 SENSOR_STB_OK_END       8'h00       RO       high byte of good end line of shadow cancelling strobe         0x3343 SENSOR_STB_OK_END       8'h00       RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |                 |          |         | Bit [3: 0]: r_fpn_real_num       |
| shadow cancelling strobe    Ox3341 SENSOR_STB_OK_START                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x3340 SENSO               | R STB OK START  | 8'h00    | RO      | high byte of good start line of  |
| 0x3341 SENSOR_STB_OK_START       8'h00       RO         shadow cancelling strobe         0x3342 SENSOR_STB_OK_END       8'h00       RO         shadow cancelling strobe         low byte of good end line of         0x3343 SENSOR_STB_OK_END       8'h00       RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |                 | 0 1100   | 110     | shadow cancelling strobe         |
| shadow cancelling strobe  0x3342 SENSOR_STB_OK_END  8'h00  RO  shadow cancelling strobe  low byte of good end line of  0x3343 SENSOR_STB_OK_END  8'h00  RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x3341 SENSO               | R STB OK START  | 8'h00    | RO      | low byte of good start line of   |
| 0x3342 SENSOR_STB_OK_END  8'h00 RO shadow cancelling strobe  low byte of good end line of  0x3343 SENSOR_STB_OK_END  8'h00 RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UX3341 SENSOR_S1B_UK_S1AR1 |                 | 0 1100   | 110     | shadow cancelling strobe         |
| shadow cancelling strobe  low byte of good end line of  0x3343 SENSOR_STB_OK_END 8'h00 RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x3342 SFNSO               | R STB OK END    | 8'h00    | RO      | high byte of good end line of    |
| 0x3343 SENSOR_STB_OK_END 8'h00 RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0A3342 3E1430.             | K_01B_0K_END    | 8'h00    | RO      | shadow cancelling strobe         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0×3343                     | R STR OK END    | 8'h00    | RO      | low byte of good end line of     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UAJJ4J JENJU.              | K_01D_OK_END    | 0 1100   | NO      | shadow cancelling strobe         |



SC1035 Datasheet

| address Register name       | Defaults | read/wr | ite description                |
|-----------------------------|----------|---------|--------------------------------|
| 0x3344 SENSOR STB EXP WIDTH | 8'h00    | RO      | high byte of shadow cancelling |
|                             | Onoo     | 110     | strobe width for each line     |
| 0x3345 SENSOR STB EXP WIDTH | 8'h00    | RO      | low byte of shadow cancelling  |
|                             |          |         | strobe width for each line     |
| 0x3348 SENSOR_CTRL48        | 8'h00    | RO      | chip debug                     |
| 0x3349 SENSOR_CTRL49        | 8'h00    | RO      | chip debug                     |
| 0x334a SENSOR_CTRL4A        | 8'h00    | RO      | chip debug                     |
| 0x334b SENSOR_CTRL4B        | 8'h00    | RO      | chip debug                     |
| 0x334c SENSOR_CTRL4C        | 8'h00    | RO      | chip debug                     |
| 0x334d SENSOR_CTRL4D        | 8'h00    | RO      | chip debug                     |
| 0x334e SENSOR_CTRL4E        | 8'h00    | RO      | chip debug                     |
| 0x334f SENSOR_CTRL4F        | 8'h00    | RO      | chip debug                     |

### **5.9 TIMING CTRL**

# table5-9 TIMING\_CTRLControl register

| address                    | Register name | Defaults | read/wr | ite description                    |
|----------------------------|---------------|----------|---------|------------------------------------|
| 0v3200 TIMING              | X_START_ADDR  | 8'h00    | RW      | high byte of horizontal start      |
| 0x3200 11W11VG_            | _A_Shiki_ABBK | 0 1100   | KVV     | address of ARRAY for readout       |
| 0x3201 TIMING              | _X_START_ADDR | 8'h00    | RW      | low byte of horizontal start       |
|                            |               | 01100    | 100     | address of ARRAY for readout       |
| 0x3202 TIMING Y START ADDR |               | 8'h00    | RW      | high byte of vertical start        |
|                            |               | 0.1100   | 2277    | address of ARRAY for readout       |
| 0x3203 TIMING              | Y START ADDR  | 8'h00    | RW      | low byte of vertical start address |
|                            |               | 0 1100   | KVV     | of ARRAY for readout               |



| address Register            | name | Defaults | read/wr                               | ite description                    |
|-----------------------------|------|----------|---------------------------------------|------------------------------------|
| 0x3204 TIMING_X_END_ADDR    |      | 8'h05    | RW                                    | high byte of horizontal end        |
| OXSZC4 TRAING_X_BRD_ABBR    |      | 01105    | 1000                                  | address of ARRAY for readout       |
| 0x3205 TIMING_X_END_ADDR    |      | 8'h67    | RW                                    | low byte of horizontal end         |
|                             |      |          |                                       | address of ARRAY for readout       |
| 0x3206 TIMING_Y_END_ADDR    |      | 8'h03    | RW                                    | high byte of vertical end address  |
|                             |      |          |                                       | of ARRAY for readout               |
| 0x3207 TIMING_Y_END_ADDR    |      | 8'hcf    | RW                                    | low byte of vertical end address   |
|                             |      |          |                                       | of ARRAY for readout               |
| 0x3208 TIMING_X_OUTPUT_SIZE | Ξ    | 8'h05    | RW                                    | high byte of DVP horizontal        |
|                             |      |          |                                       | output size (pixel)                |
| 0x3209 TIMING_X_OUTPUT_SIZE | 3    | 8'h00    | RW                                    | low byte of DVP horizontal         |
|                             |      |          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | output size (pixel)                |
| 0x320a TIMING_Y_OUTPUT_SIZE |      | 8'h03    | RW                                    | high byte of DVP vertical output   |
|                             |      |          |                                       | size (pixel)                       |
| 0x320b TIMING_Y_OUTPUT_SIZE |      | 8'he3    | RW                                    | low byte of DVP vertical output    |
| 0-220- TIMING HES           |      | 015.07   | DV47                                  | size (pixel)                       |
| 0x320c TIMING_HTS           |      | 8'h07    | RW                                    | high byte of horizontal total size |
| 0x320d TIMING_HTS           | /    | 8'he0    | RW                                    | low byte of horizontal total size  |
| 0x320e TIMING_VTS           |      | 8'h04    | RW                                    | high byte of vertical total size   |
| 0x320f TIMING_VTS           |      | 8'h38    | RW                                    | low byte of vertical total size    |
| 0x3210 TIMING_HOFFS         |      | 8'h00    | RW                                    | high byte of win_hoffs             |
| 0x3211 TIMING_HOFFS         |      | 8'h10    | RW                                    | low byte of win_hoffs              |
| 0x3212 TIMING_VOFFS         |      | 8'h00    | RW                                    | high byte of win_voffs             |
| 0x3213 TIMING_VOFFS         |      | 8'h02    | RW                                    | low byte of win_voffs              |



| address Register name | Defaults | read/wr | ite description                                                                                                                                                                                                                                                  |
|-----------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3215 TIMING_CTRL15  | 8'h80    | RW      | Bit [7]: black line href enable  Bit [6]: FSIN interrupt enable  Bit [5]: rip sof enable  Bit [4]: horizontal crop manual  enable  Bit [2]: r_vts_double_opt_en  Bit [1]: r_vts_double_en  Bit [0]: r_vts_double_change_sel  1~asp_rd  0~tc_cs == 1 && tc_r == 0 |
| 0x3216 TIMING_CTRL16  | 8'h1a    | RW      | black lines number                                                                                                                                                                                                                                               |
| 0x3217 TIMING_CTRL17  | 8'h00    | RW      | Bit [7: 4]: tc_sof vertical start line number                                                                                                                                                                                                                    |
| 0x3219 TIMING_CTRL19  | 8'h00    | RW      |                                                                                                                                                                                                                                                                  |
| 0x321c TIMING_CTRL1C  | 8'h00    | RW      | Bit [7]: vflip to digital  Bit [6]: vflip in array  Bit [1]: vsub4  Bit [0]: vsub2                                                                                                                                                                               |
| 0x321d TIMING_CTRL1D  | 8'h00    | RW      | Bit [7]: vflip black line  Bit [6]: hdr_en  Bit [1]: mirror to digital  Bit [0]: mirror to array                                                                                                                                                                 |
| 0x321e REGVS          | 8'h00    | RW      | high byte of the vref1 start row                                                                                                                                                                                                                                 |
| 0x321f REGVS          | 8'h1a    | RW      | low byte of the vref1 start row                                                                                                                                                                                                                                  |



| address Register name                  | e Defaults | read/w | rite description                  |  |  |  |
|----------------------------------------|------------|--------|-----------------------------------|--|--|--|
|                                        |            | •      | Bit [7]: r_debug_sof_sel          |  |  |  |
|                                        |            |        | 0~data_pre_sof                    |  |  |  |
|                                        |            |        | 1~tc_sof_blc                      |  |  |  |
|                                        |            |        | Bit [6]: r_dvp_href_in_sel        |  |  |  |
|                                        |            |        | 0∼use normal rows                 |  |  |  |
|                                        |            |        | 1∼use href from dvp_pre           |  |  |  |
|                                        |            |        | that remove four rows             |  |  |  |
| 0x3220 CORE_CTRL3                      | 8'h00      | RW     | Bit [5]: r_dvp_hsub2_man_en       |  |  |  |
|                                        |            |        | Bit [4]: r_f5060_sel              |  |  |  |
|                                        |            |        | Bit [3]: r_dvp_eof_sel            |  |  |  |
|                                        |            |        | 0∼eof from isp                    |  |  |  |
|                                        |            |        | 1~eof from dvp_pre                |  |  |  |
|                                        |            |        | Bit [2]: r_adclk1_neg_sel         |  |  |  |
|                                        |            |        | Bit [1]: r_adclk_inv              |  |  |  |
|                                        |            |        | Bit [0]: r_dvp_hsub2_man          |  |  |  |
|                                        |            |        | Bit [6: 3]: r_fine_gain_man       |  |  |  |
| 0x3221 CORE_CTRL2                      | 8'h01      | RW     | Bit [2]: r_fine_gain_man_en       |  |  |  |
| 0x3221 CORE_CTRE2                      | 01101      |        | Bit [1]: r_aec_agc_change         |  |  |  |
| \ \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |            |        | Bit [0]: r_sa1_off_s [4]          |  |  |  |
| 0x3222 CORE_CTRL1                      | 8'h00      | RW     | Bit [7: 4]: r_sa1_off_s [3: 0]    |  |  |  |
| UAJ222 CORE_CIREI                      | 0 1100     | KVV    | Bit [3: 0]: r_sa1_off_1 [4: 1]    |  |  |  |
|                                        |            |        | Bit [7]: r_sa1_off_l [0]          |  |  |  |
| 0x3223 CORE_CTRL0                      | 8'h02      | RW     | Bit [2]: r_fmt_change for blc     |  |  |  |
|                                        |            |        | Bit [0]: fexp_sel for sensor ctrl |  |  |  |
| 0v2222 TIMING TO OS DET                | 8'h00      | DIA/   | timing control horizontal         |  |  |  |
| 0x3232 TIMING_TC_CS_RST                | 0 1100     | RW     | counter reset value, high byte    |  |  |  |



| address          | Register name | Defaults | read/wr | ite                | d             | lesc   | riptio   | า       |     |
|------------------|---------------|----------|---------|--------------------|---------------|--------|----------|---------|-----|
| 0x3233 TIMING_T( | C CS RST      | 8'h00    | RW      | timing             | contr         | ol     | h        | orizont | al  |
|                  | <u></u>       | 01100    | 100     | counter            | reset value,  | low    | byte     |         |     |
|                  |               |          |         | timing c           | ontrol vertic | cal co | ounter   |         |     |
| 0x3234 TIMING_TO | C_R_RST       | 8'h00    | RW      | reset              | value (vts-   | tc_r_  | rst),    | ŀ       | igh |
|                  |               |          |         | byte               | 4             | 4      |          |         |     |
|                  |               |          |         | timing c           | ontrol vertic | cal co | ounter   |         |     |
| 0x3235 TIMING_TO | C_R_RST       | 8'h00    | RW      | reset              | value (vts    | -tc_r  | _rst),   |         | low |
|                  |               |          |         | byte               |               |        |          |         |     |
| 0x3240 TIMING_TO | C_P_CNT       | 8'h00    | RO      | timing             | control       | l      | oixel    | coun    | ter |
|                  |               |          |         | high byt           | e             |        |          |         |     |
| 0x3241 TIMING_TO | C_P_CNT       | 8'h00    | RO      | timing c           | ontrol pixel  | coui   | nter lov | V       |     |
|                  |               |          | 1       | byte               |               |        |          |         |     |
| 0x3242 TIMING_TO | C_R_CNT       | 8'h00    | RO      |                    | ontrol line o | count  | er high  | 1       |     |
|                  |               |          |         | byte               |               |        |          |         |     |
| 0x3243 TIMING_TO | C_R_CNT       | 8'h00    | RO      |                    | ontrol line o | count  | er low   |         |     |
|                  |               |          |         | byte               |               |        |          |         |     |
|                  | A             |          |         | Bit [3]:           | group         | 3      | hit,     | can     | be  |
|                  |               |          |         | written t          |               | 2      | 1. **    |         | 1   |
|                  |               |          |         | Bit [2]: written t | group         | 2      | hit,     | can     | be  |
| 0x3244 TIMING_G  | RP_STS        | 8'h00    | RO      | Bit [1]:           | group         | 1      | hit,     | can     | be  |
|                  |               |          |         | written t          |               | 1      | 1111,    | Can     | De  |
|                  |               |          |         | Bit [0]:           | group         | 0      | hit,     | can     | be  |
|                  |               |          |         | written t          |               | J      | 1111,    | cuii    | 50  |
|                  |               |          |         | timing             | control       | fi     | rame     | coun    | ter |
| 0x3248 TIMING_FI | RAME_CNT      | 8'h00    | RO      | high byt           |               | 11     |          | Court   |     |
|                  |               |          |         | mgn byt            |               |        |          |         |     |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| address                 | Register name | Defaults | read/wr | rite     | de      | escriptior | 1       |
|-------------------------|---------------|----------|---------|----------|---------|------------|---------|
| 0x3249 TIMING_FRAME_CNT |               | 8'h00    | RO      | timing   | control | frame      | counter |
|                         |               | 0 1100   | RO      | low byte |         |            |         |

#### 5.10 BLC

#### table5-10 BLCControl register

| address           | Register name | Defaults | read/wr | ite description                                                                                                                          |
|-------------------|---------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3209 BLC_CTRL00 |               | 8'h05    | RW      | Bit [3]: blackline_avg_frame  Bit [2]: adc_11bit_mode  Bit [1]: apply2blackline  Bit [0]: blc_enable                                     |
| 0x3901 BLC_CTRL01 |               | 8'h00    | RW      | Bit [5: 0]: blc_start_line [5: 0]                                                                                                        |
| 0x3902 BLC_CTRL02 |               | 8'h45    | RW      | Bit [7]: format_change_en  format_change_i from fmt  will be effect when it is enable  Bit [6]: blc_auto_en  Bit [5: 0]: reset_frame_num |
| 0x3903 BLC_CTRL03 |               | 8'h08    | RW      | Bit [7]: blc_redo_en  1~ trigger a blc redo N  frames begin  Bit [6]: freeze_enable  Bit [5: 0]: manual_frame_num                        |
| 0x3904 BLC_CTRL04 |               | 8'h08    | RW      | Bit [5: 0]: blc_line_num                                                                                                                 |



| address           | Register name | Defaults | read/wr | ite description                |
|-------------------|---------------|----------|---------|--------------------------------|
|                   |               |          |         | Bit [7]: RESERVED              |
|                   |               |          |         | Bit [6]: one_channel           |
|                   |               |          |         | Bit [5]: one_line_mode         |
|                   |               |          |         | Bit [4]: remove_none_imagedata |
|                   |               |          |         | Bit [3]: blc_man_1_en          |
|                   |               |          |         | Bit [2]: blackline_bggr_man_en |
| 0x3905 BLC_CTRL05 |               | 8'h18    | RW      | 1~bgbg / grgr fix              |
|                   |               |          |         | 0~bgbg / gtgr is decided by    |
|                   |               |          |         | rblue / hswap                  |
|                   |               |          |         | Bit [1]: blc_always_up_en      |
|                   |               |          |         | 1~blc always update            |
|                   |               | ()       |         | 0∼normal freeze                |
|                   |               |          |         | Bit [0]: agc_change_from_sys   |



|                     |           |    | Bit [7: 5]: RESERVED Bit [4: 3]: win_sel |
|---------------------|-----------|----|------------------------------------------|
|                     |           |    | Bit [4: 3]: win_sel                      |
|                     |           |    |                                          |
|                     |           |    | 00~full image                            |
|                     |           |    | 01∼a window do not contain               |
|                     |           |    | the first 16 pixels and the end 16       |
|                     |           |    | pixels                                   |
|                     |           |    | 10∼a window do not contain               |
|                     |           |    | the first 1/16 image and the end         |
|                     |           |    | 1 / 16image                              |
| 0x3906 BLC_CTRL06   | 8'h02     | RW | 11∼a window do not contain               |
|                     |           |    | the first 1/8 image and the end          |
|                     | <b>()</b> |    | 1/8 image                                |
|                     |           |    | Bit [2: 0]: bypass_mode                  |
|                     |           |    | 000~bypass data_i after limit            |
|                     |           |    | bits                                     |
|                     |           |    | 001~bypass data_i [11: 0]                |
|                     |           |    | 010~bypass data_i [12: 1]                |
|                     |           |    | 011~bypass debug data bbrr               |
|                     |           |    | 100∼bypass debug data gggg               |
| 0x3907 TARGET       | 8'h00     | RW | high byte of target                      |
| 0x3908 TARGET       | 8'h40     | RW | low byte of target                       |
| 0x3909 BLC_MANUAL00 | 8'h00     | RW | high byte of blc_manual00                |
| 0x390a BLC_MANUAL00 | 8'h00     | RW | low byte of blc_manual00                 |
| 0x390b BLC_MANUAL01 | 8'h00     | RW | high byte of blc_manual01                |
| 0x390c BLC_MANUAL01 | 8'h00     | RW | low byte of blc_manual01                 |
| 0x390d BLC_MANUAL02 | 8'h00     | RW | high byte of blc_manual02                |



| address Register name | Defaults | read/write description         |
|-----------------------|----------|--------------------------------|
| 0x390e BLC_MANUAL02   | 8'h00    | RW low byte of blc_manual02    |
| 0x390f BLC_MANUAL03   | 8'h00    | RW high byte of blc_manual03   |
| 0x3910 BLC_MANUAL03   | 8'h00    | RW low byte of blc_manual03    |
| 0x3911 BLC_LEVEL00    | -        | RO high byte of blc_level00    |
| 0x3912 BLC_LEVEL00    | -        | RO low byte of blc_level00     |
| 0x3913 BLC_LEVEL01    | -        | RO high byte of blc_level01    |
| 0x3914 BLC_LEVEL01    | -        | RO low byte of blc_level01     |
| 0x3915 BLC_LEVEL10    | -        | RO high byte of blc_level10    |
| 0x3916 BLC_LEVEL10    | -        | RO low byte of blc_level10     |
| 0x3917 BLC_LEVEL11    | -        | RO high byte of blc_level11    |
| 0x3918 BLC_LEVEL11    | -        | RO low byte of blc_level11     |
| 0x391b BLC_MAX        | 8'hff    | RW blc_man [7: 0]              |
|                       |          | Bit [7]: stable_range_en       |
|                       |          | Bit [6: 0]: stable_range       |
| 0x391c BLC_CTRL1C     | 8'h8f    | RW if offset difference of two |
|                       |          | frames out of the stable range |
|                       |          | blc will work                  |
|                       |          | Bit [7]: hswap_sync            |
|                       |          | Bit [6]: hswap_blc             |
| 0. 2011 DLC CTDL1D    |          | Bit [5]: mirror_man_en         |
|                       | 8'h00    | Bit [4]: mirror_man<br>RW      |
| 0x391d BLC_CTRL1D     | 0 1100   | Bit [3]: RESERVED              |
|                       |          | Bit [2]: r_col_13_exchange_1   |
|                       |          | Bit [1]: r_col_02_exchange_1   |
|                       |          | Bit [0]: r_col_01_exchange_1   |



| address Register name | Defaults | read/wr | ite description              |
|-----------------------|----------|---------|------------------------------|
|                       |          |         | Bit [7: 5]: RESERVED         |
|                       |          |         | Bit [4]: hswap_sync_2        |
| 0x391e BLC CTRL1E     | 8'h00    | RW      | Bit [3]: RESERVED            |
| 0x331e DEC_CTRETE     | 0 1100   | KVV     | Bit [2]: r_col_13_exchange_2 |
|                       |          |         | Bit [1]: r_col_02_exchange_2 |
|                       |          |         | Bit [0]: r_col_01_exchange_2 |
| 0x3920 BLC_MANUAL10   | 8'h00    | RW      | high byte of blc_manual10    |
| 0x3921 BLC_MANUAL10   | 8'h00    | RW      | low byte of blc_manual10     |
| 0x3922 BLC_MANUAL11   | 8'h00    | RW      | high byte of blc_manual11    |
| 0x3923 BLC_MANUAL11   | 8'h00    | RW      | low byte of blc_manual11     |
| 0x3924 BLC_MANUAL12   | 8'h00    | RW      | high byte of blc_manual12    |
| 0x3925 BLC_MANUAL12   | 8'h00    | RW      | low byte of blc_manual12     |
| 0x3926 BLC_MANUAL13   | 8'h00    | RW      | high byte of blc_manual13    |
| 0x3927 BLC_MANUAL13   | 8'h00    | RW      | low byte of blc_manual13     |
| 0x3928 BLC_CTRL28     | 8'h01    | RW      | Bit [0]: r_blc_4channel_en   |
| 0x3929 BLC_LEVEL02    | -        | RO      | high byte of blc_level02     |
| 0x392a BLC_LEVEL02    | -        | RO      | low byte of blc_level02      |
| 0x392b BLC_LEVEL03    | -        | RO      | high byte of blc_level03     |
| 0x392c BLC_LEVEL03    | -        | RO      | low byte of blc_level03      |
| 0x392d BLC_LEVEL12    | -        | RO      | high byte of blc_level12     |
| 0x392e BLC_LEVEL12    | -        | RO      | low byte of blc_level12      |
| 0x392f BLC_LEVEL13    | -        | RO      | high byte of blc_level13     |
| 0x3930 BLC_LEVEL13    | -        | RO      | low byte of blc_level13      |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### 5.11 RNC

table5-11 RNCControl register

| address           | Register name             | Defaults | read/wr | ite description                  |
|-------------------|---------------------------|----------|---------|----------------------------------|
| ·                 |                           |          |         | Bit [7]: hswap                   |
|                   |                           |          |         | Bit [6]: r_blacklevel_on_channel |
|                   |                           |          |         | Bit [5]: r_one_channel           |
|                   |                           |          |         | Bit [4]:                         |
| 0x3400 RNC_CTRL00 |                           | 8'h05    | RW      | r_remove_none_imagedata          |
|                   |                           |          |         | Bit [3]: r_apply2blackline       |
|                   |                           |          |         | Bit [2]: r_rnc_man_1_en          |
|                   |                           |          |         | Bit [1]: r_rnc_auto_en           |
|                   |                           |          |         | Bit [0]: r_rnc_en                |
|                   |                           |          |         | Bit [7: 6]: r_rnc_bypass_mode    |
|                   | $\langle \lambda \rangle$ | , ,      |         | 00~ data_i [IM_DW-2: 0]          |
|                   |                           |          |         | do not care                      |
|                   |                           |          |         | the high bit data_i [IM_DW-1]:   |
|                   |                           |          |         | data_i [IM_DW-1: 1]              |
| 0x3401 RNC_CTRL01 |                           | 8'h07    | RW      | Bit [5]: dkc_channel_gain_en     |
|                   |                           |          |         | Bit [4]: dkc_blc_en              |
|                   |                           |          |         | Bit [3]: dkc_f_en_o              |
|                   |                           |          |         | Bit [2]: r_8channel              |
|                   |                           |          |         | Bit [1]: r_rnc_offset_sign       |
|                   |                           |          |         | Bit [0]: r_darkrow_f_auto        |
| 0x3402 RNC_CTRL02 |                           | 8'h00    | RW      | r_rnc_start_col                  |
| 0x3403 RNC_CTRL03 |                           | 8'h40    | RW      | r_rnc_col_num                    |



| address           | Register name | Defaults | read/wr | ite description                  |
|-------------------|---------------|----------|---------|----------------------------------|
| 0x3404 RNC_CTRL04 |               | 8'h00    | RW      | r_rnc_man00 [7: 0]               |
| 0x3405 RNC_CTRL05 |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man00 [12: 8]  |
| 0x3406 RNC_CTRL06 |               | 8'h00    | RW      | r_rnc_man01 [7: 0]               |
| 0x3407 RNC_CTRL07 |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man01 [12: 8]  |
| 0x3408 RNC_CTRL08 |               | 8'h00    | RW      | r_rnc_man02 [7: 0]               |
| 0x3409 RNC_CTRL09 |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man02 [12: 8]  |
| 0x340a RNC_CTRL0A |               | 8'h00    | RW      | r_rnc_man03 [7: 0]               |
| 0x340b RNC_CTRL0B |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man03 [12: 8]  |
| 0x340c RNC_CTRL0C |               | 8'h00    | RW      | r_rnc_man10 [7: 0]               |
| 0x340d RNC_CTRL0D |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man10 [12: 8]  |
| 0x340e RNC_CTRL0E |               | 8'h00    | RW      | r_mc_man11 [7: 0]                |
| 0x340f RNC_CTRL01 | F             | 8'h00    | RW      | Bit [4: 0]: r_rnc_man11 [12: 8]  |
| 0x3410 RNC_CTRL10 |               | 8'h00    | RW      | r_rnc_man12 [7: 0]               |
| 0x3411 RNC_CTRL11 |               | 8'h00    | RW      | Bit [4: 0]: r_rnc_man12 [12: 8]  |
| 0x3412 RNC_CTRL12 |               | 8'h00    | RW      | r_rnc_man13 [7: 0]               |
| 0x3413 RNC_CTRL13 | 1 / Y         | 8'h00    | RW      | Bit [4: 0]: r_rnc_man13 [12: 8]  |
| 0x3414 RNC_CTRL14 | 7             | 8'h00    | RW      | r_rnc_offset [7: 0]              |
|                   |               |          |         | Bit [6: 4]:                      |
| 0x3415 RNC_CTRL15 | )             | 8'h00    | RW      | r_blacklevel_man [10: 8]         |
|                   |               |          |         | Bit [2: 0]: r_rnc_offset [10: 8] |
| 0x3416 RNC_CTRL16 |               | 8'hc0    | RW      | r_blacklevel_man [7: 0]          |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### **5.12 ISP PRE**

table5-12 ISP PREControl register

| address | Register name | Defaults | read/wr | ite                                                                                                                                                | description               |    |
|---------|---------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----|
| 0x503d  | ISP_CTRL61    | 8'h00    | RW      | Bit [7]: colorenable  0~disable  1~enable  Bit [6]: dmy_h  Bit [5: 4]: color  Bit [3]: dmy_n  Bit [2]: rolling  Bit [1]: isp_tes  Bit [0]: squ_siz | alf<br>r bar style<br>nan | 'n |
| 0x503e  | ISP_CTRL62    | 8'h00    | RW      | Bit [6: 4]: rnd_ Bit [3]: squ_bv Bit [2]: trans Bit [1: 0]: test_                                                                                  | V                         |    |
| 0x5054  | ISP_CTRL63    | 8'h92    | RW      | Bit [7]: r_vsize  1: select calcul  0: normal value  Bit [6: 0]: r_fp  The number of vsize                                                         | ate result                |    |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### 5.13 LENC

#### table5-13 LENCControl register

| Bit [7]: LENC correction enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | address | Register name | Defaults         | read/wri | te description                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|------------------|----------|----------------------------------------|
| 1 ~ enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |               |                  |          | Bit [7]: LENC correction enable        |
| Bit [6]: no_delay $1 \sim \text{sel data_i do lenc}$ $0 \sim \text{data_3d do lenc}$ Bit [5]: debug mode $0 \sim \text{bit [4]: lenc_bias_en}$ $1 \sim \text{sub bias before do lenc}$ $0 \sim \text{use data_i do lenc}$ Bit [1]: sel deltagain Bit [0]: sel_ra, if lenc enable select test mode $0 \sim \text{bit [7: 0]: lenc_radius}$ $0 \sim \text{bit [7: 0]: the horizontal start size}$ $0 \sim \text{bit [7: 0]: the vertical start size}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x5000  | ISP_CTRL00    | 8'h99            | RW       | 0 ~ disable                            |
| $0 \times 5800 \qquad \text{LENC\_CTRLOO} \qquad 8'\text{h90} \qquad \text{RW} \qquad \qquad \text{Bit [4]: lenc\_bias\_en} \\ 0 \times 5800 \qquad \text{LENC\_CTRLOO} \qquad 8'\text{h90} \qquad \text{RW} \qquad \qquad 1 \sim \text{sub bias before do lenc} \\ 0 \sim \text{use data\_i do lenc} \\ \text{Bit [1]: sel deltagain} \\ \text{Bit [0]: sel\_ra, if lenc enable select} \\ \text{test mode} \\ \\ 0 \times 5801 \qquad \text{LENC\_RADIUS} \qquad 8'\text{h20} \qquad \text{RW} \qquad \text{Bit [7: 0]: lenc\_radius} \\ \\ 0 \times 5802 \qquad \text{LENC\_XOFFSET} \qquad 8'\text{h20} \qquad \text{RW} \qquad \text{Bit [7: 0]: the horizontal start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size} \\ \\ 0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h10} \qquad \text{RW} \qquad \text{RW} \qquad \text{RW} \qquad \text{RW} $ |         |               |                  |          | 1 ~ enable                             |
| $0 \sim \text{data\_3d do lenc}$ $\text{Bit [5]: debug mode}$ $\text{Bit [4]: lenc\_bias\_en}$ $1 \sim \text{sub bias before do lenc}$ $0 \sim \text{use data\_i do lenc}$ $\text{Bit [1]: sel deltagain}$ $\text{Bit [0]: sel\_ra, if lenc enable select}$ $\text{test mode}$ $0 \times 5801 \qquad \text{LENC\_RADIUS} \qquad 8'h20 \qquad \text{RW} \qquad \text{Bit [7: 0]: lenc\_radius}$ $0 \times 5802 \qquad \text{LENC\_XOFFSET} \qquad 8'h20 \qquad \text{RW} \qquad \text{Bit [7: 0]: the horizontal start size}$ $0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'h10 \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |               |                  |          | Bit [6]: no_delay                      |
| $0x5800 \qquad LENC\_CTRL00 \qquad 8'h90 \qquad RW \qquad \qquad \begin{array}{l} Bit \ [5]: \ debug \ mode \\ \\ Bit \ [4]: \ lenc\_bias\_en \\ \\ 1 \sim sub \ bias \ before \ do \ lenc \\ \\ 0 \sim use \ data\_i \ do \ lenc \\ \\ Bit \ [1]: \ sel \ deltagain \\ \\ Bit \ [0]: \ sel\_ra, \ if \ lenc \ enable \ select \\ \\ test \ mode \\ \\ \hline 0x5801 \qquad LENC\_RADIUS \qquad 8'h20 \qquad RW \qquad Bit \ [7: \ 0]: \ lenc\_radius \\ \hline 0x5802 \qquad LENC\_XOFFSET \qquad 8'h20 \qquad RW \qquad Bit \ [7: \ 0]: \ the \ horizontal \ start \ size \\ \hline 0x5803 \qquad LENC\_YOFFSET \qquad 8'h10 \qquad RW \qquad Bit \ [7: \ 0]: \ the \ vertical \ start \ size \\ \hline \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |               |                  |          | 1 ∼ sel data_i do lenc                 |
| $0x5800 \qquad LENC\_CTRL00 \qquad 8'h90 \qquad RW \qquad \qquad \begin{array}{l} Bit \ [4]: \ lenc\_bias\_en \\ 1 \sim sub \ bias \ before \ do \ lenc \\ 0 \sim use \ data\_i \ do \ lenc \\ Bit \ [1]: sel \ deltagain \\ Bit \ [0]: sel\_ra, \ if \ lenc \ enable \ select \\ test \ mode \\ \\ \hline 0x5801 \qquad LENC\_RADIUS \qquad 8'h20 \qquad RW \qquad Bit \ [7: 0]: \ lenc\_radius \\ \hline 0x5802 \qquad LENC\_XOFFSET \qquad 8'h20 \qquad RW \qquad Bit \ [7: 0]: \ the \ horizontal \ start \ size \\ \hline 0x5803 \qquad LENC\_YOFFSET \qquad 8'h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \\ \hline \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |               |                  |          | 0 ~ data_3d do lenc                    |
| $0x5800 \qquad LENC\_CTRL00 \qquad 8"h90 \qquad RW \qquad \qquad 1 \sim sub \ bias \ before \ do \ lenc \qquad \qquad 0 \sim use \ data\_i \ do \ lenc \qquad \qquad Bit \ [1]: sel \ deltagain \qquad \qquad Bit \ [0]: sel\_ra, \ if \ lenc \ enable \ select \qquad \qquad test \ mode \qquad \qquad \\ 0x5801 \qquad LENC\_RADIUS \qquad 8"h20 \qquad RW \qquad Bit \ [7: 0]: \ lenc\_radius \qquad \qquad \\ 0x5802 \qquad LENC\_XOFFSET \qquad 8"h20 \qquad RW \qquad Bit \ [7: 0]: \ the \ horizontal \ start \ size \qquad \\ 0x5803 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5803 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5803 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5803 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5804 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5805 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5807 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ size \qquad \\ 0x5808 \qquad LENC\_YOFFSET \qquad 8"h10 \qquad RW \qquad Bit \ [7: 0]: \ the \ vertical \ start \ sixe \qquad \\ 0x5808 \qquad LENC\_YOFFS$                                                                                                                                                                                                                                                     |         |               |                  | 1        | Bit [5]: debug mode                    |
| $1 \sim \text{sub bias before do lenc}$ $0 \sim \text{use data\_i do lenc}$ $\text{Bit [1]: sel deltagain}$ $\text{Bit [0]: sel\_ra, if lenc enable select}$ $\text{test mode}$ $0 \times 5801 \qquad \text{LENC\_RADIUS} \qquad 8'\text{h}20 \qquad \text{RW} \qquad \text{Bit [7: 0]: lenc\_radius}$ $0 \times 5802 \qquad \text{LENC\_XOFFSET} \qquad 8'\text{h}20 \qquad \text{RW} \qquad \text{Bit [7: 0]: the horizontal start size}$ $0 \times 5803 \qquad \text{LENC\_YOFFSET} \qquad 8'\text{h}10 \qquad \text{RW} \qquad \text{Bit [7: 0]: the vertical start size}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.5800  | I ENC CTPI 00 | 8,700            | RW       | Bit [4]: lenc_bias_en                  |
| Bit [1]: sel deltagain Bit [0]: sel_ra, if lenc enable select test mode  0x5801 LENC_RADIUS 8'h20 RW Bit [7: 0]: lenc_radius  0x5802 LENC_XOFFSET 8'h20 RW Bit [7: 0]: the horizontal start size  0x5803 LENC_YOFFSET 8'h10 RW Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 023000  | LENC_CTRL00   | 01130            |          | $1 \sim$ sub bias before do lenc       |
| Bit [0]: sel_ra, if lenc enable select test mode  0x5801    LENC_RADIUS    8'h20    RW    Bit [7: 0]: lenc_radius  0x5802    LENC_XOFFSET    8'h20    RW    Bit [7: 0]: the horizontal start size  0x5803    LENC_YOFFSET    8'h10    RW    Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |               |                  |          | 0 ∼ use data_i do lenc                 |
| 0x5801     LENC_RADIUS     8'h20     RW     Bit [7: 0]: lenc_radius       0x5802     LENC_XOFFSET     8'h20     RW     Bit [7: 0]: the horizontal start size       0x5803     LENC_YOFFSET     8'h10     RW     Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |               |                  |          | Bit [1]: sel deltagain                 |
| 0x5801     LENC_RADIUS     8'h20     RW     Bit [7: 0]: lenc_radius       0x5802     LENC_XOFFSET     8'h20     RW     Bit [7: 0]: the horizontal start size       0x5803     LENC_YOFFSET     8'h10     RW     Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |               | $\lambda \gamma$ |          | Bit [0]: sel_ra, if lenc enable select |
| 0x5802     LENC_XOFFSET     8'h20     RW     Bit [7: 0]: the horizontal start size       0x5803     LENC_YOFFSET     8'h10     RW     Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |               |                  |          | test mode                              |
| 0x5803 LENC_YOFFSET 8'h10 RW Bit [7: 0]: the vertical start size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x5801  | LENC_RADIUS   | 8'h20            | RW       | Bit [7: 0]: lenc_radius                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x5802  | LENC_XOFFSET  | 8'h20            | RW       | Bit [7: 0]: the horizontal start size  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x5803  | LENC_YOFFSET  | 8'h10            | RW       | Bit [7: 0]: the vertical start size    |
| 0x5804 LENC_RGAIN 8'h80 RW Bit [7: 0]: red color coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0x5804  | LENC_RGAIN    | 8'h80            | RW       | Bit [7: 0]: red color coefficient      |
| 0x5805 LENC_GGAIN 8'h80 RW Bit [7: 0]: green color coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x5805  | LENC_GGAIN    | 8'h80            | RW       | Bit [7: 0]: green color coefficient    |
| 0x5806 LENC_BGAIN 8'h80 RW Bit [7: 0]: blue color coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x5806  | LENC_BGAIN    | 8'h80            | RW       | Bit [7: 0]: blue color coefficient     |

SC1035 Datasheet

| address | Register name | Defaults | read/wri | te description            |
|---------|---------------|----------|----------|---------------------------|
|         |               |          |          | Bit [7]: xy_offset_man_en |
|         |               |          |          | Bit [5]: hskip_man_en     |
| 0x5807  | LENC_CTRL07   | 8'h00    | RW       | Bit [4]: vskip_man_en     |
|         |               |          |          | Bit [3: 2]: r_hskip       |
|         |               |          |          | Bit [1: 0]: r_vskip       |
|         |               |          |          | Bit [7: 2]: RESERVED      |
| 0x5808  | LENC_XCNT     | 8'h2     | RW       | Bit [1: 0]: xcnt [9: 8]   |
|         |               |          |          | horizontal center         |
| 0x5809  | LENC_XCNT     | 8'h8a    | RW       | Bit [7: 0]: xcnt [7: 0]   |
|         |               |          |          | Bit [7: 2]: RESERVED      |
| 0x580a  | LENC_YCNT     | 8'h1     | RW       | Bit [1: 0]: ycnt [9: 8]   |
|         |               |          |          | vertical center           |
| 0x580b  | LENC_YCNT     | 8'hf0    | RW       | Bit [7: 0]: ycnt [7: 0]   |

#### 5.14 AWB

# table5-14 AWBControl register

| address | Register name     | Defaults | read/wri | te description                     |
|---------|-------------------|----------|----------|------------------------------------|
|         |                   |          |          | Bit [3]: awb_gain_en               |
| 0x5000  | ISP_CTRL00        | 8'h99    | RW       | Bit [0]: auto white balance enable |
| 0x3000  | 0X5000 ISP_CIRL00 |          |          | 0 ∼ disable                        |
|         |                   |          |          | 1 ∼ enable                         |
| 0x5180  | AWB_CTRL00        | 8'h04    | RW       | Bit [7: 0]: stable_range           |
| 0x5181  | AWB_CTRL01        | 8'h8     | RW       | Bit [7: 6]: stable_range           |
| 8x5182  | AWB_CTRL02        | 8'h0     | RW       | Bit [0]: gain_man_en               |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### 5.15 DPC ONED

#### ☐ 5-15 DPC ONED ☐☐☐☐

| 00     | 0000       | 000    | 0/0 | 00                                      |
|--------|------------|--------|-----|-----------------------------------------|
| 0x5000 | ISP CTRL00 | 8'h99  | RW  | Bit [2]: wc_en white pixel cancellation |
| 0x3000 | ISF_CTKL00 | 0 1133 | KVV | Bit [1]: bc_en black pixel cancellation |

# **5.16 WINDOW**

#### ☐ 5-16 WINDOW □□□□□

| 00               | 0000                       | 000    | 0/0 |                                      |
|------------------|----------------------------|--------|-----|--------------------------------------|
|                  |                            |        |     | Bit [7: 4]: RESERVED                 |
| 0x5700           | WINDOW_XSTART              | 8'h00  | RW  | Bit [3: 0]: r_x_start [11: 8]        |
|                  |                            |        |     | horizontal start position for window |
| 0x5701           | WINDOW_XSTART              | 8'h00  | RW  | Bit [7: 0]: r_x_start [7: 0]         |
| 0x5/01 WINDOW_XS | WINDOW_ASTART              | 8 1100 | KW  | horizontal start position for window |
|                  |                            |        |     | Bit[7:4]: RESERVED                   |
| 0x5702           | WINDOW_YSTART              | 8'h00  | RW  | Bit [3: 0]: r_y_start [11: 8]        |
|                  |                            |        |     | vertical start position for window   |
| 0x5703           | WINDOW_YSTART              | 8'h00  | RW  | Bit [7: 0]: r_y_start [7: 0]         |
| 0x3/03           | 0x5/05 WINDOW_151AR1 6 IIC |        | KW  | vertical start position for window   |
|                  |                            |        |     | Bit[7:4]: RESERVED                   |
| 0x5704           | WINDOW_WIDTH               | 8'h03  | RW  | Bit [3: 0]: r_win_width [11: 8]      |
|                  |                            |        |     | the width for window                 |

| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| 00                 | 0000          | 000   | 0/0                   | 00                                |
|--------------------|---------------|-------|-----------------------|-----------------------------------|
| 0x5705             | WINDOW WIDTH  | 8'h20 | RW                    | Bit [7: 0]: r_ win_width [7: 0]   |
| 0x3703             | WINDOW_WIDTH  | 01120 | KW                    | the width for window              |
|                    |               |       |                       | Bit[7:4]: RESERVED                |
| 0x5706             | WINDOW_HEIGHT | 8'h02 | RW                    | Bit [3: 0]: r_win_height [11: 8]  |
|                    |               |       |                       | the height for window             |
| 0x5707             | WINDOW_HEIGHT | 8'h5c | RW                    | Bit [7: 0]: r_ win_ height [7: 0] |
| WINDOW_HEIGHT UNIC | Olise         | 1744  | the height for window |                                   |
| 0x5708             | WINDOW_MAN_EN | 8'h00 | RW                    | Bit [0]: win_man_en               |

# 5.17 VAR

# □ 5-17 VAR □□□□□

| 00     | 0000       | 000   | 0/0  | 00                             |
|--------|------------|-------|------|--------------------------------|
| 0x5000 | ISP_CTRL00 | 8'h99 | RW   | Bit [4]: var_en                |
|        | 7-3        | 7     |      | Bit [7]: b_avg_en              |
|        |            |       |      | Bit [6]: gb_avg_en             |
|        |            |       |      | Bit [5]: gr_avg_en             |
| 0x5900 | VAR_CTRL00 | 8'h01 | RW   | Bit [4]: r_avg_en              |
|        |            |       |      | Bit [3]: debug_en              |
|        |            |       |      | Bit [2]: single_channel bypass |
|        |            |       |      | Bit [1: 0]: addopt             |
| 0x5901 | VAR_CTRL01 | 8'h0  | RW   | Bit [3: 2]: hskip              |
| 0x3901 | VAR_CIRLUI | 0 110 | 1744 | Bit[1:0]: vskip                |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### 5.18 YAVG

#### □ 5-18 YAVG □□□□□

| 00     | 0000           | 000   | 0/0 | 00                                                                                                   |
|--------|----------------|-------|-----|------------------------------------------------------------------------------------------------------|
| 0x5680 | AVG_XSTART     | 8'h00 | RW  | Bit[7:4]: RESERVED  Bit [3: 0]: r_avg x start [11: 8]  horizontal start position for  average window |
| 0x5681 | AVG_XSTART     | 8'h00 | RW  | Bit [7: 0]: r_avg x start [11: 8]  horizontal start position for  average window                     |
| 0x5682 | AVG_YSTART     | 8'h00 | RW  | Bit[7:4]: RESERVED  Bit [3: 0]: r_avg y start [11: 8]  vertical start position for  average window   |
| 0x5683 | AVG_YSTART     | 8'h00 | RW  | Bit [7: 0]: r_avg y start [11: 8]  vertical start position for  average window                       |
| 0x5684 | AVG_WIN_WIDTH  | 8'h10 | RW  | Bit[7:4]: RESERVED  Bit[3:0]: r_win_width[11:8]  the width for average window                        |
| 0x5685 | AVG_WIN_WIDTH  | 8'ha0 | RW  | Bit [7: 0]: r_win_width [7: 0] the width for average window                                          |
| 0x5686 | AVG_WIN_HEIGHT | 8'h0c | RW  | Bit[7:4]: RESERVED  Bit[3:0]: r_win_height[11:8]  the height for average window                      |

| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| 00     | 0000           | 000   | 0/0 | 00                              |
|--------|----------------|-------|-----|---------------------------------|
| 0x5687 | AVG WIN HEIGHT | 8'h67 | RW  | Bit [7: 0]: r_win_height [7: 0] |
| UX3007 | AVG_WIN_HEIGHT | 01107 | KVV | the height for average window   |
| 0x5688 | AVG CTRL08     | 8'h2  | RW  | Bit [1]: avg_opt                |
| 0.000  | AVG_C1RL00     | 0112  | KW  | Bit [0]: win_man                |

#### **5.19 DATA PRE**

#### ☐ 5-19 DATA PRE □□□□□

| 00     | 0000                   | 000      | 0/0       |                               |
|--------|------------------------|----------|-----------|-------------------------------|
|        |                        |          |           | Bit [7: 3]: RESERVED          |
|        |                        |          |           | Bit [2]: the switch of hsub_i |
|        |                        |          |           | Bit [1]: pclk inv en          |
| 0.200  | DATA DDE CEDI 00       | 021.00   | DV4       | 1~enable                      |
| 0x3f00 | f00 DATA_PRE_CTRL00 8' | 8'h00 RW | 0~disable |                               |
|        |                        |          |           | Bit [0]: data_pre en          |
|        |                        |          |           | 1~enable                      |
|        |                        |          |           | 0~disable                     |
| 0x3f01 | DATA_PRE_CTRL01        | 8'h00    | RW        | RESERVED                      |

# **5.20 DVP PRE**



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### ☐ 5-20 DVP PRE ☐☐☐☐

| 00     | 0000           | 000   | 0/0 |                                 |
|--------|----------------|-------|-----|---------------------------------|
|        | <del>'</del>   |       |     | Bit [7]: r_hsync_sel            |
|        |                |       |     | Bit [6]: r_hsync_mod            |
|        |                |       |     | Bit [5: 4]: r_first_sel         |
| 0x3f80 | DVP_PRE_CTRL00 | 8'h00 | RW  | Bit [1]: r_hsync_sel2           |
|        |                |       |     | Bit [0]: r_dvp_pre_en           |
|        |                |       |     | 1~enable                        |
|        |                |       |     | 0~disable                       |
|        |                |       |     | Bit [7: 0]: r_hsync_st          |
| 0x3f81 | DVP_PRE_CTRL01 | 8'h06 | RW  | length of hsync posedge to href |
|        |                |       |     | posedge                         |
|        |                |       |     | Bit [7: 0]: r_hsync_ed          |
| 0x3f82 | DVP_PRE_CTRL02 | 8'h06 | RW  | length of href negedge to hsync |
|        |                |       |     | negedge                         |
|        |                |       |     | Bit [7: 0]: r_eof_dly           |
| 0x3f83 | DVP_PRE_CTRL03 | 8'h30 | RW  | length of eof posedge to href   |
|        |                |       |     | negedge                         |

# 5.21 DVP



SC1035 Datasheet

#### ☐ 5-21 DVP □□□□□

| Bit[7:4]: RESERVED  Bit [3]: CCIR v select  0x3d00 DVP_MOD_SEL 8'h04 RW Bit [2]: CCIR f select | 4            |
|------------------------------------------------------------------------------------------------|--------------|
| 0x3d00 DVP_MOD_SEL 8'h04 RW Bit [2]: CCIR f select                                             | _            |
|                                                                                                | _            |
|                                                                                                |              |
| Bit [1]: CCIR565 mode                                                                          | e enable     |
| Bit [0]: HSYNC mode                                                                            | enable       |
| 0x3d01 DVP_VSYNC_WIDTH 8'h00 RW VSYNC length, line co                                          | ount         |
| DVP_HSYNVSY_ VSYNC length, pixel of 0x3d02 8'h00 RW                                            | count high   |
| NEG_WIDTH byte                                                                                 |              |
| DVP_HSYNVSY_ VSYNC length, pixel of 0x3d03 8'h01 RW                                            | count low    |
| NEG_WIDTH byte                                                                                 |              |
| Bit[7:4]: RESERVED                                                                             |              |
| Bit [3: 2]: r_vsyncout_<br>0x3d04                                                              | sel          |
| Bit [1]: r_vsync3_mod                                                                          |              |
| Bit [0]: r_vsync2_mod                                                                          |              |
| DVP_EOF_VSYNC_ SOF / EOF negative ed<br>0x3d05 8'h00 RW                                        | lge to vsync |
| DELAY positive edge high byte                                                                  |              |
| DVP_EOF_VSYNC_ SOF/EOF negative edg 0x3d06 8'h00 RW                                            | ge to vsync  |
| DELAY positive edge middle by                                                                  | yte          |
| DVP_EOF_VSYNC_ SOF/EOF negative edg 0x3d07 8'h00 RW                                            | ge to vsync  |
| DELAY positive edge low byte                                                                   |              |



| 00     | 0000           | 000   | 0/0  |                                    |
|--------|----------------|-------|------|------------------------------------|
|        |                |       |      | Bit [7]: CLK DDR mode enable       |
|        |                |       |      | Bit [6]: RESERVED                  |
|        |                |       |      | Bit [5]: VSYNC gate clock enable   |
|        |                |       |      | Bit [4]: HREF gate clock enable    |
| 0x3d08 | DVP_POL_CTRL   | 8'h01 | RW   | Bit [3]: No first for FIFO         |
|        |                |       |      | Bit [2]: HREF polarity             |
|        |                |       |      | Bit [1]: VSYNC polarity            |
|        |                |       |      | Bit [0]: PCLK polarity / PCLK gate |
|        |                |       |      | low enable                         |
| 0x3d09 | DVP_MOTO_ORDER | 8'h00 |      | Bit [7]: fifo_bypass_mode          |
|        |                |       | T    | Bit [6: 4]: data bit swap          |
|        |                |       | RW   | Bit [3]: bit test mode             |
|        |                |       |      | Bit [2]: bit test 10-bit           |
|        |                |       |      | Bit [1]: bit test 8-bit            |
|        |                |       |      | Bit [0]: bit test enable           |
|        |                |       |      | Bit [4]: href_sel                  |
|        | DVP_CTRL0A     | 8'h00 |      | 1~hsync                            |
| 0240-  |                |       | DIAZ | 0~href                             |
| 0x3d0a |                |       | RW   | Bit [3: 0]: byp_sel for debug mode |
|        |                |       |      | Bit [3]: debug mode en             |
|        |                |       |      | Bit [2: 0]: debug mode sel         |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

#### 6 Image sensor data output format and timing

SC1035Provides parallel video pomV(P), Output 10-bit Parallel data. Wherein each FSYNCpulse Red signal indicates the start of a new data.



Map6-1 DVPTiming

Note1:usually, L2F\_dlyIt represents the last video cable fallingClbetween the rising edge of the delay;

F2L\_dlyShowFSYNCFalling to between the first rising edge of the videoShineCleleydefault is a width

Width of the video cable; a default width of the videoAlly(Pixel clock cycle).

2: The above parameters can be modified by the register.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 7 Electrical parameters

#### ☐ 7-1 Maximum Ratings

| project                           | symbol | Ratings            | unit | Remark |
|-----------------------------------|--------|--------------------|------|--------|
| voltage                           | AVDD   | 45.00              | V    | 1      |
| (simulati <b>&amp;B</b> V)        | AVDD   | 4.5 -0.3 ~         | V    |        |
|                                   | DOVDD  | -0.3~4.5           | V    |        |
| (interfacæ.3V □                   | DOVDD  | -0.5*4.5           |      | 7      |
| 0000                              | DVDD   | 2.0 -0.3 ~         | V    |        |
| (digital 1.5V 🛮                   | DVDD   | 2.0 0.5            |      |        |
| Input voltage                     |        | -0.3 ~ DOVDD + 0.3 | V    |        |
| The output voltage                | )      | -0.3~DOVDD+0.3     | V    |        |
| Operating tempera                 | ature  | -40 ~ + 85         | ōC   |        |
| Storage temperature               |        | -50 ~ + 120        | ōC   |        |
| Performance guarantee temperature |        | -10 ~ + 65         | ōC   |        |

# ☐ 7-2 DC Electrical Characteristics

|        |         |       | Min  | Typical valu | es Max | 00 |
|--------|---------|-------|------|--------------|--------|----|
| power  | supply  |       |      |              |        |    |
| Supply | voltage | AVDD  | 3.14 | 3.3          | 3.47   | V  |
|        | 3.3V 🗌  | AVDD  | 3.14 | 3.3          | 3.4/   | v  |
|        |         | DOVDD | 1.7  | 2.2          | 3.47   | V  |
|        | 3.3V [] | DOVDD | 1./  | 3.3          | 3.47   | V  |
|        |         | DVDD  | 1.43 | 1 5          | 1 57   | V  |
|        | 1.5V 🗌  | טטיעט | 1.45 | 1.5          | 1.57   | V  |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| 00                 | 00                     | 000                        | 000        | 000         | 00       |
|--------------------|------------------------|----------------------------|------------|-------------|----------|
| Effective current  |                        | •                          | 40         | 60          | mA       |
| (Analog power)     | $I_{DD-A}$             | -                          | 40         | 60          | IIIA     |
| A small current    | ī                      | _                          | 30         | 45          | mA       |
| (IOpower supply    | I <sub>DD-IO</sub>     | _                          | 30         | 43          | IIIA     |
| Digital input(Typ  | oical condi <b>nvo</b> | <b>5</b> = 3.3V,DOVDD = 1. | .8 ~ 3.3V) |             |          |
| Input low          | V <sub>IL</sub>        | _                          | _          | 0.3×DOVDD   | V        |
| Input High         | V <sub>IH</sub>        | 0.7×DOVDD                  | _          | X \         | V        |
| Input capacitano   | ce C <sub>IN</sub>     | _                          | -          | 10          | pF       |
| Digital Output∰    | FStandard load         | d)                         |            |             |          |
| Output high        | V <sub>OH</sub>        | 0.9×DOVDD                  |            | _           | V        |
| Output low         | V <sub>OL</sub>        | - <                        | ->         | 0.1×DOVDD   | V        |
| Serial interface i | nput                   |                            |            |             |          |
| SCLandSDA          | $ m V_{IL}$            | -0.5                       | 0          | 0.3×DOVDD   | V        |
|                    | · IL                   |                            |            | 0.5700100   | ·<br>    |
| SCL 🛮 SDA          | V <sub>IH</sub>        | 0.7×DOVDD                  | DOVDD      | DOVDD + 0.5 | V        |
|                    | V IH                   | 0.7 × 0.0 7 0.0            | טטיטט      | 0.5         | <b>v</b> |

# 

|                                    | 00 | 000 | 000 | 000 | 00  |
|------------------------------------|----|-----|-----|-----|-----|
| AC parameters                      |    |     |     |     |     |
| DC differential linearity entor    |    | _   | <2  | _   | LSB |
| Soft reset setup time              |    | _   | _   | 1   | ms  |
| Change the resolution setting time |    | _   | _   | 1   | ms  |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

| 00                         | 00               | 000 | 000 | 000 | 00  |
|----------------------------|------------------|-----|-----|-----|-----|
| Configuration register se  | t the time       | _   | _   | 300 | ms  |
| Oscillator and clock input | :                |     |     |     |     |
| Input clock frequency      | F <sub>OSC</sub> | _   | 6   | _   | MHz |
| Input clock rise /decline  |                  | _   | _   | 5   | ns  |
| time                       |                  |     |     |     |     |



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# 8 Package

## 8.1 Package size





| SC1035 | Datasheet |
|--------|-----------|
|        |           |

- 9 Optical parameters
- 9.1 Sensor array center

□ 9-1 □□□□□□□

| 00                  | coordinate      |
|---------------------|-----------------|
| Mold Center         | (0,0)           |
| Center of the array | (145μm, -105μm) |

Note: The center of the array and the center continued packet be tange of allowable error.



| SC1035 | Datasheet |
|--------|-----------|
|        |           |

# Version History

| version | Explanation                                                 | chapter                                        |
|---------|-------------------------------------------------------------|------------------------------------------------|
| 1.0     | initial version.                                            | N/A                                            |
| 1.1     | 1.In the "key indicators" section to change the             | padkappovydesantopanaktage and key indicators. |
|         | size.                                                       |                                                |
|         | 2.change 🛘 1-1 🔲 1-1The package information.                | 2.Article1chapter.                             |
|         | 3.Update [] 8-1.                                            | 3. 🗆 7 🗆                                       |
| 1.2     | 1.increase12CInterface timing par <b>2x3)etelis</b> C(Table | e 1. ☐ 2.4Section.                             |
|         | Timing diagram)(                                            |                                                |
|         | 2.Update application circuit.                               | 2. 🗆 2.2 🗆                                     |
|         | 3.Update package information.                               | 3. 🛮 1Chapter7 🖺                               |
|         | 4.for ☐ 9-1Annotated.                                       | 4. 🛮 8 🔲                                       |