## TTL MEMORIES

## SERIES 54/74, 54S/74S READ-ONLY MEMORIES

BULLETIN NO. DL-S 7512259, MAY 1975

- Mask-Programmed Memories That Can Replace PROMs
- Full On-Chip Decoding and Fast Chip Select(s) Simplify System Decoding
- All Schottky-Clamped ROMs Offer
  - -Choice of 3-State or Open-Collector Outputs
  - -- P-N-P Inputs for Reduced Loading on System Buffers/Drivers
- Applications Include:
  - -Microprogramming Firmware/Firmware Loaders
  - -Code Converters/Character Generators
  - -Translators/Emulators
  - -Address Mapping/Look-Up Tables

| TYPE NUMBER    | R (PACKAGES)   | TYPE OF        | BIT SIZE       | TYPICAL ACCE | SS TIMES |
|----------------|----------------|----------------|----------------|--------------|----------|
| -55°C to 125°C | 0°C to 70°C    | OUTPUT(S)      | (ORGANIZATION) | CHIP-SELECT  | ADDRESS  |
| SN5488A(J, W)  | SN7488A(J, N)  | Open-Collector | 256 Bits       | 22 ns        | 26 ns    |
| 5N5488A(J, W)  | 5N/488A(J, N)  | Open-Collector | (32 W x 8 B)   | 22 ns        | 26 ns    |
| CNE 4107/1 IM  | CN124402(1 NI) | 0 - 0 - 11 - 1 | 1024 Bits      | 20           | 40       |
| SN54187(J, W)  | SN74187(J, N)  | Open-Collector | (256 W x 4 B)  | 20 ns        | 40 ns    |
| SN54S270(J)    | SN74S270(J, N) | Open-Collector | 2048 Bits      | 45           | 45       |
| SN54S370(J)    | SN74S370(J, N) | 3-State        | (512 W × 4 B)  | 15 ns        | 45 ns    |
| SN54S271(J)    | SN74S271(J, N) | Open-Collector | 2048 Bits      | 4.5          | 45       |
| SN54S371(J)    | SN74S371(J, N) | 3-State        | (256 W x 8 B)  | 15 ns        | 45 ns    |
|                |                |                |                |              |          |

#### 256 BITS (32 WORDS BY 8 BITS) **'RRA** DO 1 1/ D16 Vcc D15 CS DO 2 20 DO 3 3( **D14** AD F AD D DO 4 40 13 12 AD C DO 5 50 DO 6 61 D11 AD B AD A DO 7 70 10 DO 8 GND 80

1024 BITS (256 WORDS BY 4 BITS)



#### description

These monolithic TTL custom-programmed read-only memories (ROMs) are particularly attractive for applications requiring medium to large quantities of the same bit pattern. Plug-in replacements can be obtained for most of the popular TTL PROMs.

The high-complexity 2048-bit ROMs can be used to significantly improve system bit density for fixed memory as all are offered in compact 16- or 20-pin dual-in-line packages having pin-row spacings of 0.300-inch.

The Schottky-clamped versions offer considerable flexibility for upgrading existing designs or improving new designs as they feature improved performance; plus, they offer low-current MOS-compatible p-n-p inputs, choice of bus-driving three-state or open-collector outputs, and improved chip-select access times.

Data from a sequenced deck of data cards punched according to the specified format are permanently programmed by the factory into the monolithic structure for all bit locations. Upon receipt of the order, Texas Instruments will assign a special identifying number for each pattern programmed according to the order. The completed devices will be marked with the appropriate TI special device number. It is important that the customer specify not only the output levels desired at all bit locations, but also the other information requested under ordering instructions.

The three-state outputs offer the convenience of an open-collector output with the speed of a totem-pole output: they can be bus-connected to other similar outputs yet they retain the fast rise time characteristic of the TTL totem-pole output. The open-collector outputs offer the capability of direct interface with a data line having a passive pull-up.

Word-addressing is accomplished in straight positive-logic binary and the memory may be read when all  $\overline{CS}$  inputs are low. A high at any  $\overline{CS}$  input causes the outputs to be off.

#### 2048 BITS (512 WORDS BY 4 BITS) 'S270, 'S370



#### 2048 BITS (256 WORDS BY 8 BITS) 'S271 'S371



Pin assignments for all of these memories are the same for all packages.



Word selection is accomplished in a conventional positive-logic binary code with the A address input being the least-significant bit progressing alphabetically through the address inputs to the most-significant bit.

575

#### schematics of inputs and outputs

'88A, '187



′88A



'187



'S270, 'S271, 'S370, 'S371



'S270, 'S271



'S370, 'S371



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |      |         |         |             |            | <br> | <br> |                    | 7 V   |
|---------------------------------------|------|---------|---------|-------------|------------|------|------|--------------------|-------|
| Input voltage                         |      |         |         |             |            |      |      |                    | 5.5 V |
| Off-state output voltage              |      |         |         |             |            | <br> | <br> | <br>               | 5.5 V |
| Operating free-air temperature range: | SN54 | 4', SN5 | 4S' Ci  | ircuits (se | ee Note 2) | <br> | <br> | -55°C to 1         | 125°C |
|                                       | SN74 | 4', SN7 | '4S' Ci | ircuits .   |            | <br> | <br> | <br>0°C to         | 70°C  |
| Storage temperature range             |      |         |         |             |            | <br> | <br> | $-65^{\circ}$ C to | 150°C |

- NOTES: 1. Voltage values are with respect to network ground terminal.
  - 2. An SN54187 in the W package operating at free-air temperatures above 111°C requires a heat sink that provides a thermal resistance from case-to-free-air, R<sub>OCA</sub>, of not more than 46°C/W.

# SERIES 54/74 READ-ONLY MEMORIES

#### recommended operating conditions

|                                                             | SN5488A |     |     | SN7488A |     |      | SN54187 |     |     |      | UNIT |      |      |
|-------------------------------------------------------------|---------|-----|-----|---------|-----|------|---------|-----|-----|------|------|------|------|
|                                                             | MIN     | NOM | MAX | MIN     | NOM | MAX  | MIN     | NOM | MAX | MIN  | NOM  | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>                             | 4.5     | 5   | 5.5 | 4.75    | 5   | 5.25 | 4.5     | 5   | 5.5 | 4.75 | 5    | 5.25 | V    |
| High-level output voltage, VOH                              |         |     | 5.5 | 1       |     | 5.5  |         |     | 5.5 |      |      | 5.5  | ٧    |
| Low-level output current, IOL                               |         |     | 12  |         |     | 12   |         |     | 16  |      |      | 16   | mA   |
| Operating free-air temperature, T <sub>A</sub> (see Note 2) | -55     |     | 125 | 0       |     | 70   | -55     |     | 125 | 0    |      | 70   | °c   |

NOTE 2: An SN54187 in the W package operating at free-air temperatures above  $111^{\circ}$ C requires a heat sink that provides a thermal resistance from case-to-free-air,  $R_{\theta CA}$ , of not more than  $46^{\circ}$ C/W.

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | TEST COI                                           |                                                   | ′88A |      |      | UNIT |               |      |    |
|-----------------|----------------------------------------|----------------------------------------------------|---------------------------------------------------|------|------|------|------|---------------|------|----|
|                 |                                        |                                                    |                                                   |      | TYP‡ | MAX  | MIN  | MIN TYP\$ MAX |      |    |
| VIH             | High-level input voltage               |                                                    |                                                   | 2    |      |      | 2    |               |      | ٧  |
| VIL             | Low-level input voltage                |                                                    |                                                   |      |      | 0.8  |      |               | 0.8  | V  |
| VIK             | Input clarnp voltage                   | V <sub>CC</sub> = MIN,                             | l <sub>j</sub> = -12 mA                           |      | -    | -1.5 |      | _             | -1.5 | ٧  |
| Іон             | High-level output current              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V |      |      | 40   |      |               | 40   | μА |
| VOL             | Low-level output voltage               | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V,   | I <sub>OL</sub> = 12 mA                           |      | 0.2  | 0.4  |      |               | 0.4  | v  |
| VOL             | Low-level output voltage               | V <sub>IL</sub> = 0.8 V                            | I <sub>OL</sub> = 16 mA                           |      |      |      |      |               | 0.45 | ď  |
| Ц               | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                             | V <sub>1</sub> = 5.5 V                            |      |      | 1    |      |               | 1    | mA |
| ЧH              | High-level input current               | V <sub>CC</sub> = MAX,                             | V <sub>1</sub> = 2.4 V                            |      |      | 25   |      |               | 40   | μА |
| IIL             | Low-level input current                | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 0.4 V                            | Î    |      | -1   |      |               | -1   | mA |
| <sup>1</sup> CC | Supply current                         | V <sub>CC</sub> = MAX,                             | See Note 3                                        |      | 64   | 80   |      | 92            | 130  | mA |
| co              | Off-state output capacitance           | V <sub>CC</sub> = 5 V,<br>f = 1 MHz                | V <sub>O</sub> = 5 V,                             |      | 6.5  |      |      | 6.5           |      | рF |

<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

#### switching characteristics, VCC = 5 V, TA = 25°C

|                     | PARAMETER                                  | METER TEST CONDITIONS       |     |     |     | ′187 |    |  |
|---------------------|--------------------------------------------|-----------------------------|-----|-----|-----|------|----|--|
|                     |                                            |                             | TYP | MAX | TYP | MAX  | 1  |  |
| ta(ad)              | Access time from address                   | C <sub>L</sub> = 30 pF,     | 26  | 45  | 40  | 60   | ns |  |
| t <sub>a</sub> (CS) | Access time from chip select (enable time) | $R_{L1} = 400 \Omega (88A)$ | 22  | 35  | 20  | 30   | ns |  |
|                     | Propagation delay time,                    | 300 Ω ('187)                |     |     |     |      |    |  |
| tPLH                | low-to-high-level output                   | $R_{L2} = 600 \Omega$ ,     | 22  | 35  | 20  | 30   | ns |  |
|                     | from chip select (disable time)            | See Figure 1                |     |     |     |      |    |  |

<sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

NOTE 3: With outputs open and  $\overline{\text{CS}}$  input(s) grounded, I<sub>CC</sub> is measured first by selecting a word that contains the maximum number of programmed high-level outputs, then by selecting a word that contains the maximum number of programmed low-level outputs.

#### recommended operating conditions

|                                    | SN54S270<br>SN54S271 |     |     | SN74S270<br>SN74S271 |     |      | SN54S370<br>SN54S371 |     |     | SN74S370<br>SN74S371 |     |      | UNIT |
|------------------------------------|----------------------|-----|-----|----------------------|-----|------|----------------------|-----|-----|----------------------|-----|------|------|
|                                    | MIN                  | NOM | MAX | MIN                  | NOM | MAX  | MIN                  | NOM | MAX | MIN                  | NOM | MAX  | 1    |
| Supply voltage, V <sub>CC</sub>    | 4.5                  | 5   | 5.5 | 4.75                 | 5   | 5.25 | 4.5                  | 5   | 5.5 | 4.75                 | 5   | 5.25 | ٧    |
| High-level output voltage, VOH     |                      |     | 5.5 |                      |     | 5.5  |                      |     |     |                      |     |      | V    |
| High-level output current, IOH     |                      |     |     |                      |     |      |                      |     | -2  |                      |     | -6.5 | mA   |
| Low-level output current, IOL      |                      |     | 16  |                      |     | 16   |                      |     | 16  |                      |     | 16   | mA   |
| Operating free-air temperature, TA | -55                  |     | 125 | 0                    |     | 70   | -55                  |     | 125 | 0                    |     | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                               | TEST CO                                            | NDITIONS <sup>†</sup>   | 's  | 270, 'S27 | 71    | ,   | UNIT |       |    |
|-----------------|---------------------------------------------------------|----------------------------------------------------|-------------------------|-----|-----------|-------|-----|------|-------|----|
|                 |                                                         |                                                    |                         | MIN | TYP‡      | MAX   | MIN | TYP‡ | MAX   | 1  |
| VIH             | High-level input voltage                                |                                                    |                         | 2   |           |       | 2   |      |       | V  |
| VIL             | Low-level input voltage                                 |                                                    |                         |     |           | 0.8   |     | •    | 0.8   | ٧  |
| VIK             | Input clamp voltage                                     | V <sub>CC</sub> = MIN,                             | I <sub>I</sub> = -18 mA |     |           | -1.2  |     |      | -1.2  | ٧  |
| v <sub>OH</sub> | High-level output voltage                               | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, |                         |     |           |       | 2.4 |      |       | ٧  |
| IОН             | High-level output current                               | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V,   | V <sub>OH</sub> = 2.4 V |     |           | 50    |     |      |       | μА |
| ЮН              |                                                         | V <sub>1</sub> L = 0.8 V                           | V <sub>OH</sub> = 5.5 V |     |           | 100   |     |      |       | μА |
| VOL             | Low-level output voltage                                | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, |                         |     |           | 0.5   |     |      | 0.5   | V  |
| lozh            | Off-state output current,<br>high-level voltage applied | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 2.4 V   | V <sub>IH</sub> = 2 V,  |     |           |       |     |      | 50    | μА |
| lozL            | Off-state output current low-level voltage applied      | $V_{CC} = MAX$ ,<br>$V_{O} = 0.5 V$                | V <sub>IH</sub> = 2 V,  |     |           |       |     |      | -50   | μА |
| J <sub>1</sub>  | Input current at maximum input voltage                  | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 5.5 V  |     |           | 1     |     |      | 1     | mA |
| ΉΗ              | High-level input current                                | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 2.7 V  |     |           | 25    |     |      | 25    | μА |
| ելը             | Low-level input current                                 | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 0.5 V  |     |           | -0.25 |     |      | -0.25 | mA |
| los             | Short-circuit output current §                          | V <sub>CC</sub> = MAX                              | -                       |     |           |       | -30 |      | -100  | mA |
| ¹cc             | Supply current                                          | V <sub>CC</sub> = MAX,                             | See Note 4              |     | 105       | 155   |     | 105  | 155   | mA |
| Co              | Off-state output capacitance                            | V <sub>CC</sub> = 5 V,<br>f = 1 MHz                | V <sub>O</sub> = 5 V,   |     | 6.5       |       |     | 6.5  |       | pF |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted)

|                  | PARAMETER                                  | TEST                                             | SN54270<br>SN54271 |     | SN74270<br>SN74271 |     | SN54370<br>SN54370 |     | SN74370<br>SN74370 |     | UNIT |
|------------------|--------------------------------------------|--------------------------------------------------|--------------------|-----|--------------------|-----|--------------------|-----|--------------------|-----|------|
|                  |                                            | CONDITIONS                                       | TYP‡               | MAX | TYP‡               | MAX | TYP‡               | MAX | TYP‡               | MAX |      |
| ta(ad)           | Access time from address                   |                                                  | 45                 | 95  | 45                 | 70  |                    |     |                    |     | ns   |
| ta(CS)           | Access time from chip select (enable time) | D                                                | 15                 | 45  | 15                 | 30  |                    |     |                    |     | ns   |
|                  | Propagation delay time,                    | R <sub>L2</sub> = 600 $\Omega$ ,<br>See Figure 1 |                    |     |                    |     |                    |     |                    |     |      |
| <sup>t</sup> PLH | low-to-high-level output                   | See Figure 1                                     | 15                 | 40  | 15                 | 25  |                    |     |                    |     | ns   |
|                  | from chip select (disable time)            |                                                  |                    |     |                    |     |                    |     |                    |     |      |
| ta(ad)           | Access time from address                   | C <sub>L</sub> = 30 pF,                          |                    |     |                    |     | 45                 | 95  | 45                 | 70  | ns   |
| ta(CS)           | Access time from chip select (enable time) | See Figure 2                                     |                    |     |                    |     | 15                 | 45  | 15                 | 30  | ns   |
| <sup>†</sup> PXZ | Disable time from high or low level        | Cլ = 5 pF,<br>See Figure 2                       |                    |     |                    |     | 10                 | 40  | 10                 | 25  | ns   |

 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}$ C.

 $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. 8 Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.

NOTE 4: With outputs open and CS input(s) grounded, I<sub>CC</sub> is measured first by selecting a word that contains the maximum number of programmed high-level outputs; then by selecting a word that contains the maximum number of programmed low-level outputs.

#### PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT

**VOLTAGE WAVEFORMS** 

NOTES: A. The input pulse generator has the following characteristics: PRR  $\leq$  1 MHz,  $Z_{out} \approx$  50  $\Omega$ . For Series 54/74,  $t_r \leq$  7 ns,  $t_f \leq$  7 ns, for Series 548/74S,  $t_r \leq$  2.5 ns,  $t_f \leq$  2.5 ns.

- B. C<sub>L</sub> includes probe and jig capacitance.
- C. The pulse generator is connected to the input under test. The other inputs, memory content permitting, are connected so that the input will switch the output under test.

#### FIGURE 1-SWITCHING TIMES OF '88A, '187, '5270, AND '5271 (OPEN-COLLECTOR OUTPUTS)



LOAD CIRCUIT

ACCESS (ENABLE) TIME AND DISABLE TIME FROM CHIP SELECT VOLTAGE WAVEFORMS

- NOTES: A. When measuring access times from address inputs, the chip-select input(s) is(are) low.
  - B. When measuring access and disable times from chip-select input(s) the address inputs are steady-state.
  - C. Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Waveform 2 is for the output with internal conditions such that the output is high except when disabled.
  - D. Input waveforms are supplied by pulse generators having the following characteristics:  $t_r \le 2.5$  ns,  $t_f \le 2.5$  ns, PRR  $\le 1$  MHz, and  $Z_{out} \approx 50 \ \Omega$ .

FIGURE 2--SWITCHING TIMES OF 'S370 AND 'S371 (3-STATE OUTPUTS)

#### ORDERING INSTRUCTIONS

Programming instructions for these read-only memories are solicited in the form of a sequenced deck of standard 80-column data cards providing the information requested under "data card format." accompanied by a properly sequenced listing of these cards, and the supplementary ordering data. Upon receipt of these items, a computer run will be made from the deck of cards which will produce a complete function table for the requested part. This function table, showing output conditions for each of the words, will be forwarded to the purchaser as verification of the input data as interpreted by the computerautomated design (CAD) program. This single run also generates mask and test program data; therefore, verification of the function table should be completed promptly.

Each card in the data deck prepared by the purchaser identifies the words specified and describes the levels at the outputs for each of those words. All addresses must have all outputs defined and columns designated as "blank" must not be punched. Cards should be punched according to the data card format shown.

#### SUPPLEMENTARY ORDERING DATA

Submit the following information with the data cards:

- a) Customer's name and address
- b) Customer's purchase order number
- c) Customer's drawing number.

The following information will be furnished to the customer by Texas Instruments:

- a) TI part number
- b) TI sales order number
- c) Date received.

#### '88A DATA CARD FORMAT (32 CARDS)

#### Column

- 1-2 Punch a right-justified integer representing the positive-logic binary input address (00-31) for the word described on the card.
- 3-4 Blank
- 5 Punch "H" or "L" for output Y8. H = high-voltage-level output, L = low-voltage-level output
- 6-9 Blank
- 10 Punch "H" or "L" for output DO 7.
- 11-14 Blank

- 15 Punch "H" or "L" for output DO 6.
- 16-19 Blank
  - 20 Punch "H" or "L" for output DO 5
- 21-24 Blank
  - 25 Punch "H" or "L" for output DO 4.
- 26-29 Blank
  - 30 Punch "H" or "L" for output DO 3.
- 31-34 Blank
  - 35 Punch "H" or "L" for output DO 2.
- 36-39 Blank
  - 40 Punch "H" or "L" for output DO 1.
- 41-49 Blank
- 50-51 Punch a right-justified integer representing the current calendar day of the month.
  - 52 Blank
- 53-55 Punch an alphabetic abbreviation representing the current month.
  - 56 Blank
- 57-58 Punch the last two digits of the current year.
  - 59 Blank
- 60-61 Punch "SN"
- 62-66 Punch a left-justified integer representing the Texas Instruments part number. This is supplied by the factory through a TI sales representative.
- 67-68 Blank
- 69-80 Preferably these columns should be punched to reflect the customer's part or specification-control number. This information is not essential.

#### '187 DATA CARD FORMAT (32 CARDS)

#### Column

- 1- 3 Punch a right-justified integer representing the binary input address (000-248) for the first set of outputs described on the card.
  - 4 Punch a "-" (Minus sign)
- 5- 7 Punch a right-justified integer representing the binary input address (007-255) for the last set of outputs described on the card.
- 8-9 Blank

#### ORDERING INSTRUCTIONS

- 10-13 Punch "H", "L", or "X" for bits four, three, two, and one (outputs DO 4, DO 3, DO 2 and DO 1 in that order) for the first set of outputs specified on the card. H = high-voltage-level output, L = low-voltage-level output, X = output level irrelevant.
  - 14 Blank
- 15-18 Punch "H", "L", or "X" for the second set of outputs.
  - 19 Blank
- 20-23 Punch "H", "L", or "X" for the third set of outputs.
  - 24 Blank
- 25-28 Punch "H" "L", or "X" for the fourth set of outputs.
  - 29 Blank
- 30-33 Punch "H", "L", or "X" for the fifth set of outputs.
  - 34 Blank
- 35-38 Punch "H", "L", or "X" for the sixth set of outputs.
  - 39 Blank
- 40-43 Punch "H", "L", or "X" for the seventh set of outputs.
  - 44 Blank
- 45-48 Punch "H", "L", or "X" for the eighth set of outputs.
  - 49 Blank
- 50-51 Punch a right-justified integer representing the current calendar day of the month.
  - 52 Blank
- 53-55 Punch an alphabetic abbreviation representing the current month.
  - 56 Blank
- 57-58 Punch the last two digits of the current year.
  - 59 Blank
- 60-61 Punch "SN"
- 62-66 Punch a left-justified integer representing the Texas Instruments part number. This is supplied by the factory through a TI sales representative.
- 67-68 Blank

69-80 Preferably these columns should be punched to reflect the customer's part or specification-control number. This information is not essential.

#### **'S270, 'S370 DATA CARD FORMAT (64 CARDS)**

#### Column

- 1-3 Punch a right-justified integer representing the binary input address (000-504) for the first set of outputs described on the card.
- 4 Punch a "-" (Minus sign)
- 5-7 Punch a right-justified integer representing the binary input address (007-511) for the last set of outputs described on the card.
- 8-80 Same as the '187 data card format.

#### 'S271, 'S371 DATA CARD FORMAT (64 CARDS)

#### Column

- 1- 3 Punch a right-justified integer representing the binary input address (000-252) for the first set of outputs described on the card.
  - 4 Punch a "-" (Minus sign)
- 5- 7 Punch a right-justified integer representing the binary input address (003-255) for the last set of outputs described on the card.
- 8-9 Blank
- 10-17 Punch "H", "L", or "X" for bits eight, seven, six, five, four, three, two, and one (outputs DO 8, DO 7, DO 6, DO 5, DO 4, DO 3, DO 2, and DO 1 in that order) for the first set of outputs specified on the card. H = high-voltage-level output, L = low-voltage-level output, X = output level irrelevant.
  - 18 Blank
- 19-26 Punch "H", "L", or "X" for the second set of outputs.
  - 27 Blank
- 28-35 Punch "H", "L", or "X" for the third set of outputs.
  - 36 Blank
- 37-44 Punch "H", "L", or "X" for the fourth set of outputs.
- 45-49 Blank
- 50-80 Same as the '187 data card format.

## This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.

## **Texas Instruments**

http://www.ti.com

This file is the datasheet for the following electronic components:

SN74187 - http://www.ti.com/product/sn74187?HQS=TI-null-null-dscatalog-df-pf-null-wwe