Course: CSC258F

Professor: Steve Engels

Experimenter: Yuhao Yang

Student ID: 1005808057

## Lab3 Pre-Lab Report

## Part1:

1. Draw the 7-to-1 multiplexer and label properly of all inputs, outputs and wires between modules.



1\_b) How big does the multiplexer bit input need to be able to provide all the inputs to the 7-to-1 multiplexer?

I think the multiplexer needs to have 10 bits to be able to provide all the inputs to the 7-to-1 multiplexer, since there are 3 bits selector from SW0 to SW2 and 7 bits inputs from SW3 to SW9. (Although selector on Logisim only has one port but we consider the port contains 3 bits selector.)

2. Building the circuit in Logisim by using a 7-to-1 multiplexer and the splitter.



3. Test the by using proper test vector and show the screenshot.



## Part2:

1. Draw the schematic of the structure with all wires, inputs and outputs labeled.



2. Build the module for the full adder in Logisim by using the heretical strategy.

This is circuit of each adder.

This is the circuit of four adder together.



3. Using test vector to show that the circuit is working correctly.



## Part3:

1. Draw the schematic of the structure with all wires, inputs and outputs labeled.



2. Build the Logisim module for the ALU including all high-level inputs and outputs



3. Using test vector to show that the circuit is working correctly.



Because there are too many situations for the circuit, I just randomly wrote down some of test vectors, but the test vectors include all six-functions in circuit.