# 1.layout with ruler nand3 layout(5.8\*4.53=26.274)



Nor3 layout(5.8\*5.63=32.654)



## Fulladder layout(10.36\*9.15=94.794)



## 2.Postsim wavefrom NAND3

## Postsim:沒加任何東西



Nor3 Postsim:沒加任何東西



## (1) NAND3 with inverter:

| NAND3                       | Delay(an invertor) | Delay(FO4) |
|-----------------------------|--------------------|------------|
| A up (t <sub>pdr,A</sub> )  | 198.46p            | 220.87p    |
| A down(t <sub>pdf,A</sub> ) | 305.94p            | 345.91p    |
| B up(t <sub>pdr,B</sub> )   | 106.58p            | 102.77p    |
| B down(T <sub>pdf,B</sub> ) | 315.51p            | 352.49p    |

## tdra:



Tdfa:



## Tdrb:



Tdfb:



(2) NAND3 with fo4:

Tdfa:



#### Tdra:



#### Tdfb:



## Tdrb:



| NOR                         | Delay(an invertor) | Delay(FO4) |
|-----------------------------|--------------------|------------|
| A down(t <sub>pdf,A</sub> ) | 299.34p            | 327.36p    |
| A up (t <sub>pdr,A</sub> )  | 240.38p            | 267.51p    |
| B down(T <sub>pdf,B</sub> ) | 215.33p            | 266p       |
| B up(t <sub>pdr,B</sub> )   | 326.1p             | 280.69p    |

## (3) NOR3 with inverter:

TdfA:



## Tdra:



Tdfb:



## Tdrb:



## (4) Nor3 with fo4:

#### tdfa



## tdra





#### tdrb:



## Full-adder postsim:



Cin to cout delay:rising 108.85p falling:202.38p





## 3.NAND+NOR table

| NAND3                       | Delay(an invertor) | Delay(FO4) |
|-----------------------------|--------------------|------------|
| A up (t <sub>pdr,A</sub> )  | 198.46p            | 220.87p    |
| A down(t <sub>pdf,A</sub> ) | 305.94p            | 345.91p    |
| B up(t <sub>pdr,B</sub> )   | 106.58p            | 102.77p    |
| B down(T <sub>pdf,B</sub> ) | 315.51p            | 352.49p    |

| NOR                         | Delay(an invertor) | Delay(FO4) |
|-----------------------------|--------------------|------------|
| A down(t <sub>pdf,A</sub> ) | 299.34p            | 327.36p    |
| A up (t <sub>pdr,A</sub> )  | 240.38p            | 267.51p    |
| B down(T <sub>pdf,B</sub> ) | 215.33p            | 266p       |
| B up(t <sub>pdr,B</sub> )   | 326.1p             | 280.69p    |

#### power

#### Nand3 power:

```
******

**sim_nand3

****** transient analysis tnom= 25.000 temp= 25.000 *****

total_cur= 266.0303f from= 0. to= 200.0000n

total_pwr= 478.8546f
```

#### Nor3 power:

```
******

**sim_nor3

****** transient analysis tnom= 25.000 temp= 25.000 *****

total_cur= 313.7698f from= 0. to= 200.0000n

total_pwr= 564.7857f
```

#### Fulladder power:

```
******

**sim_fadd3

****** transient analysis tnom= 25.000 temp= 25.000 *****

total_cur= 1.0113p from= 0. to= 200.0000n

total_pwr= 1.8203p
```

#### 4. question of the lab:

加了兩個反向器的電路相比於加了 FO4 的有較少的 delay time,因為 FO4 有著多四倍的電容,所以較費時。