# TUBii's Gauntlet

#### Eric Marzec

September 10, 2015

#### Abstract

• Make Testing Document

### 1 Powers

- Use multimeter check that there are no shorts between the various powers. (VCC,GND,V3P3,VEE,VTT,VCCIO,V15,V15M)
- Plug in the board to each power if they're available
- Test regulators (note the VCCIO regulators output should be 0V until the enable pin is used) (Or maybe on second thought the output will be 3.3V when b/c the enable pin is disconnected, I'm not sure, but you can test that the output turns on/ off when the enable pin is low/high)

### 2 MicroZed

- Stuff the lv06a that will control the VCCIO regulator. Then stuff and plug in the MicroZed (MZ)
- Make sure the MZ turns on (LEDs light up and all)
- Make sure the VCCIO banks get 3.3V
- Check that the various lv07a/lvc07a's all work and that outputs from the MZ make it through them with decent gain (ie 3.3V signals go to 5V signals) (Note the shift register CLK/Data line may be an exception here, more on that later)
- MZ Happy light is on when MZ is plugged in and turned on
- MZ Hppy light is off when MZ is unplogged and or off

## 3 Multiplexer

- Check that each the multiplexer turns on/off appropriately
- Check that each line can be addressed as expected

# 4 ControlRegister

- The 74hct164 can be loaded with arbitrary 8bits.
- These 8bits don't showup at the various parts they feed into until the data ready line is strobed.
- The 8bits can be read back in in a non-destructive manner

## 5 GlobalTriggering and GT Delays

- Confirm that the GT shows up on TUBii and looks alright (squarish)
- Sync and Sync 24 show up on Tubii
- Check that it gets delayed (at all) by the two DS1023s in GT\_Delays section
- Check that these delays can be changed by loading their shift registers.
- Check that the daisy chainging of their shift registers works
- Check that the GT gets to the MZ
- Check that the MZ is able to count GTs and keep a running GTID
- Sync and Sync24 show up at MZ
- MZ can sync up when sync/sync24 show up.
- The Microzed can choose between DDGT and LO\_MTCD
- Check the all pulses (GT,DGT,DDGT,LO\*) are down-going or upgoing as they should be. NOTE TO SELF, FIGURE OUT HOW THEY SHOULD BE GOING

### 6 Clocks

#### 6.1 Default Clock Select

• Some surgery is needed to get the clock in place. Check that a 200MHZ signal comes out of it at all.

- Check the the LVPECL pull-down is working well
- Check that the 200MZ signal gets divided to 100MHZ
- Clock divider's reset button is working
- Clock divider reset signal from MZ is working
- Quality of external TUB clock is good
- One clock becomes Default and the other becomes backup
- The clock that is default can be switched with backup and vice versa

#### 6.2 Fault Detection

- The DefaultClock (DefCLK) signal's frequency gets divided and the various jumpers can pick between frequencies.
- No DefCLK signal makes output of the HCT123 changed.
- Some noticable change in the system happens when the DefCLK output is missing
- You can count how many clock pulses get missed. (ie you get 100mhz pulses while the DefCLK is gone and they go away when DefCLK shows up again)
- The mc10e016 emits a signal if many clock pulses are missed
- The MC10e016's shift register can be loaded and this allows you to pick how many pulses until TC does something
- The output of that fucking rats nest that hangs off of TC makes at least some sense, good fucking luck buddy.
- The MZ gets told when the clocks should be changed

#### 6.3 Change Clocks

- When physical switch is thrown one way the clock at output is exactly the same as back up clock
- When thrown the other way the output clock is the DefCLK unless DefCLK ChangeCLK signal is high.
- The various LEDs light up in a way that makes some sense/is useful

### 7 Ecal Control

- The control register outputs an ECAL\_ACTIVE signal that can be actively changed by the MZ.
- The LED corresponding the the ECAL\_ACTIVE signal works
- When ECAL\_ACTIVE is high the output is GT
- When ECAL\_ACTIVE is low the output is EXT\_PED\_IN

### 8 ELLIE

- For SMELLIE
  - An output pulse can be made at a set-able frequency
  - This pulse is synchronous with the 100 MHz clock
  - An ecl pulse can be read it then delayed by a set-able amount
  - That pulse is synchronous with the 100MHz clock
- For TELLIE
  - An output pulse can be made at a set-able frequency
  - This pulse is synchronous with the 100 MHz clock
  - An ECL pulse can be read it then delayed by a set-able amount
  - That pulse is synchronous with the 100MHz clock

# 9 External Trigger Fan-In

- TTL pulses can (correctly) be read by the MZ as being high or low
- ECL pulses can (correctly) be read by the MZ as being high or low

### 10 CAEN Interface

### 10.1 CAEN Digital

- A NIM version of GT gets outputted
- An LVDS version of Sync gets outputted
- An LVDS version of Sync 24 Get outputted

### 10.2 CAEN Analog

• Pickering Reed Relays can be made to switch

#### 10.3 VREF5M

• A precisely -5V line gets made

#### 10.4 CAEN BUFFER

- COTO reed relays can be made to switch
- Anal input pulse gets outputted twice
- The Caen output can be either clipped or attenuated at the users whim

## 11 Baseline Monitoring

• I'm not exactly sure how to test this...figure it out

#### 12 MTCA\_MIMIC

- DAC can be set by the MZ to output a sensible volatage value
- The stupid pot can be tuned to output equally sensible voltage values
- Analog signals get clipped at +- 5 volts
- Comparator outputs signal appropriate signal when Analog Pulse is over/under DAC threshold
- Comparatoroutputs signal appropriate signal when Analog Pulse is over/under POT threshold
- GT DGT, and LO\* all show up as expected.
- The DGT\_Gate signal makes sense.

#### 12.1 Trigger Logic

- Comparator outputs high when a signal goes over the DAC value AND the physical switch is thrown such that positive going pulses are selected
- Comparator outputs high when a signal goes over the POT value AND the physical switch is thrown such that positive going pulses are selected
- Comparator outputs high when a signal goes under the DAC value AND the physical switch is thrown such that negative going pulses are selected

- Comparator outputs high when a signal goes under the POT value AND the physical switch is thrown such that negative going pulses are selected
- The makeshift ECL One-Shot works
- A trigger pulse shows up at output at all of the following conditions no matter what if Analog pulse goes over threshold
- A trigger pulse shows up at output at about the same time as LO\* if analog pulse went over threshold during DGT\_Gate (between lockout and DGT)

### 13 General Utilities

### 13.1 Generic Delays

- Emits a TTL that can be delay by a tuneable amount that roughly matches the input signal
- Blinks an LED that matches the delay

#### 13.2 Generic Pulser

• Emits a TTL pulse at a frequency that can be chosen by the user.

#### 13.3 Pulse Inverter

- Analog pulses can be changed from upward going to downward going
- Analog pulses can be changed from downward going to upward going

#### 13.4 Ribbon Delay

• ECL pulses can be delayed by an amount that makes physical sense (i.e. a meter long cable leads to a few ns of delay)

#### 13.5 Pulse Scaler

- The MZ can output signals that increment the the display
- The display can show the frequency (in Hz) of signals
- lead zero blanking can be turned on/off by control register

### 13.6 Translation

- TTL pulses go to ECL pulses
- $\bullet$  ECL pulses go to TTL pulses
- $\bullet\,$  LVDS pulses go to ECL pulses
- $\bullet$  ECL pulses go to LVDS pulses
- $\bullet\,$  NIM pulses go to ECL pulses
- ECL pulses go to NIM pulses

# 14 Speaker

- $\bullet\,$  Speaker clicks when told to do so by MZ
- Speaker is loud enough
- Speakers loudness can kinda be tweaked by speaker pot
- Speaker outputs a signal that can be recorded by a computer