# CVSD Final Project Elliptic Curve Cryptographic Processor Team 12

# 1. APR Results

We used the following specifications to perform P&R:

| Core Size Ratio | Core Utilization | Core Margin |
|-----------------|------------------|-------------|
| 1               | 0.875            | 8           |

Table 1. Floorplan Specification

| Ring Width | Number of Bits |
|------------|----------------|
| 2          | 1              |

Table 2. Power Rings Specification

| Stripe Width | Set-to-Set Distance |  |
|--------------|---------------------|--|
| 2            | 50                  |  |

Table 3. Power Stripes Specification (Vertical Stripe used only)

## (1) Layout



#### (2) DRC Check

```
Verification Complete: 0 Viols
```

#### (3) LVS Check

```
Design Name: ed25519
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (1385.5200, 1378.0100)
Error Limit = 1000; Warning Limit = 50
Check all nets
Use 8 pthreads
Begin Summary
  Found no problems or warnings.
End Summary
End Time: Sat Dec 14 13:18:23 2024
Time Elapsed: 0:00:07.0
****** End: VERIFY CONNECTIVITY ******
  Verification Complete: 0 Viols. 0 Wrngs.
  (CPU Time: 0:00:22.8 MEM: 0.000M)
```

#### (4) Process Antenna Check

```
Report File: ed25519.antenna.rpt
LEF Macro File: ed25519.antenna.lef
5000 nets processed: 0 violations
10000 nets processed: 0 violations
15000 nets processed: 0 violations
20000 nets processed: 0 violations
25000 nets processed: 0 violations
30000 nets processed: 0 violations
35000 nets processed: 0 violations
40000 nets processed: 0 violations
45000 nets processed: 0 violations
50000 nets processed: 0 violations
55000 nets processed: 0 violations
60000 nets processed: 0 violations
65000 nets processed: 0 violations
70000 nets processed: 0 violations
75000 nets processed: 0 violations
80000 nets processed: 0 violations
85000 nets processed: 0 violations
90000 nets processed: 0 violations
95000 nets processed: 0 violations
100000 nets processed: 0 violations
105000 nets processed: 0 violations
110000 nets processed: 0 violations
115000 nets processed: 0 violations
120000 nets processed: 0 violations
125000 nets processed: 0 violations
130000 nets processed: 0 violations
135000 nets processed: 0 violations
140000 nets processed: 0 violations
145000 nets processed: 0 violations
Verification Complete: O Violations
****** DONE VERIFY ANTENNA *****
(CPU Time: 0:00:23.1 MEM: 0.000M)
```

# (5) Setup Time Check

| timeDesign Summary                                                                                                      |                        |                       |      |                             |                                 |                          |                                      |
|-------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------|-----------------------------|---------------------------------|--------------------------|--------------------------------------|
| Setup views incluc<br>av_func_mode_max                                                                                  |                        | +                     | 4    |                             | _+                              | <b>.</b>                 | ++                                   |
| Setup mode                                                                                                              | j all                  | reg2r                 | reg  | in2reg                      | reg2out                         | in2out                   | default                              |
| WNS (i<br>  TNS (i<br>  Violating Pai<br>  All Pai                                                                      | ns):  0.000<br>ths:  0 | 0.12<br>  0.06<br>  0 | 90   | 3.767<br>0.000<br>0<br>3870 | 3.538<br>  0.000<br>  0<br>  66 | N/A<br>N/A<br>N/A<br>N/A | 0.000  <br>  0.000  <br>  0  <br>  0 |
| +                                                                                                                       | +                      |                       |      | +                           |                                 | +                        | T                                    |
| DRVs -                                                                                                                  | <br>+                  | Real                  |      | +                           | Total  <br>+                    |                          |                                      |
| <br>+                                                                                                                   | Nr nets(ter<br>+       | ms)                   | Wors | st Vio                      | Nr nets(te                      | erms)  <br>+             |                                      |
| max_cap<br>  max tran                                                                                                   | 0 (0)<br>  0 (0)       |                       |      | .000  <br>.000              | 0 (0)<br>0 (0)                  |                          |                                      |
| max_tran<br>  max_fanout<br>  max length                                                                                | 0 (0)                  |                       |      | 0                           | 0 (0)                           | İ                        |                                      |
| +                                                                                                                       | +                      |                       |      |                             |                                 |                          |                                      |
| Density: 94.834% (100.000% with Fillers) Total number of glitch violations: 0                                           |                        |                       |      |                             |                                 |                          |                                      |
| Total CPU time: 194.59 sec<br>Total Real time: 106.0 sec<br>Total Memory Usage: 2659.878906 Mbytes<br>Reset AAE Options |                        |                       |      |                             |                                 |                          |                                      |

#### (6) Hold Time Check

| timeDesign Summary                                                  |                         |                                   |                             |                                 |                          |                                    |
|---------------------------------------------------------------------|-------------------------|-----------------------------------|-----------------------------|---------------------------------|--------------------------|------------------------------------|
| Hold views included:<br>av_func_mode_max                            |                         |                                   |                             |                                 |                          |                                    |
| Hold mode                                                           | all                     | reg2reg                           | in2reg                      | reg2out                         | in2out                   | default                            |
| WNS (ns):<br>  TNS (ns):<br>  Violating Paths:<br>  All Paths:<br>+ | 0.000<br>0<br>3936      | 0.948<br>  0.000<br>  0<br>  3870 | 1.002<br>0.000<br>0<br>3870 | 3.065<br>  0.000<br>  0<br>  66 | N/A<br>N/A<br>N/A<br>N/A | 0.000  <br>0.000  <br>0 0  <br>0 0 |
| Total CPU time: 184.94<br>Total Real time: 99.0                     | (100.000% with Fillers) |                                   |                             |                                 |                          |                                    |

## (7) Floorplan Analysis

```
*************************
```

## 2. Algorithm Design

## (1) System Model

In this project, we design the core function in EdDSA, which transforms an integer point to another on the twisted Edward curve.



Where  $(X_S, Y_S)$  is the input start point on the curve,  $f_M$  is the transformation depends on the input scalar M, and  $(X_f, Y_f)$  is the output destination point. The overall transformation process  $f_M$  can be divided into three parts: Scalar Multiplication, Modular Inversion, and Coordinates Reduction.

#### (a) Scalar Multiplication

We use a series of Point Double and Point Addition processes. The Point Double and Addition consists of several modular multiplications, additions, and subtractions.

The algorithm is described below:

# Algorithm 1 Scalar Multiplication

1: **Input:** P: Point on the curve,

M: Binary representation of the scalar,

n: Bit length of the scalar

2: Output: Resultant point r

3:  $r \leftarrow 0$ 

4: **for** *i* from n-1 to 0 **do** 

5:  $r \leftarrow 2r$ 

6: **if** ith bit of M is 1 **then** 

7:  $r \leftarrow r + P$ 

8: end if

9: end for

10: **return** *r* 

#### (b) Modular Inversion

We apply Fermat's little theorem to find the inverse element.

$$Z^{-1}modq = Z^{q-2}modq$$

This involves a series of modular multiplications. However, to implement a more efficient multiplication process in hardware perspective, we use the below algorithm to do Modular Inversion:

```
Algorithm 2 Modular Inversion
 1: Input: Z: Divisor
 2: Output: Z^{-1} mod q
 3: Forward Multiplication
 4: r \leftarrow 1
 5: \hat{Z} \leftarrow Z
 6: for i from 1 to 249 do
 7: r \leftarrow r \cdot \hat{Z}
        \hat{Z} \leftarrow \hat{Z} \cdot \hat{Z}
 9: end for
10: Self Multiplication
11: for i from 1 to 5 do
12: r \leftarrow r \cdot r
13: end for
14: Post Multiplication
15: s \leftarrow Z^3
16: t \leftarrow Z^8
17: \dot{Z} \leftarrow s \cdot t
19: Z^{2^{250}-1}
20: Z^{2^{255}-32}
21: Z^{2^{255}-21}
22: return r
```

The algorithm gives us  $Z^{q-2}modq$  at the end. The efficiency of this algorithm will be further discussed in the later section.

#### (c) Coordinates Reduction:

We can use the below algorithm to find the output at normal coordinates after finding the inverse element of Z. It is achieved by a series of modular multiplications and scalar subtraction.

The algorithm is described below:

```
Algorithm 3 Coordinates Reduction
 1: Input: Z: Divisor,
             X: Initial x-coordinate,
             Y: Initial y-coordinate,
             q: Modular base
 2: Output: Adjusted coordinates (x, y)
 3: inv \leftarrow Mod\_Inv(Z)
                              # Output of Modular Inversion
 4: x \leftarrow X \cdot inv
 5: y \leftarrow Y \cdot inv
 6: if x is odd then
       x \leftarrow q - x
 8: end if
 9: if y is odd then
       y \leftarrow q - y
11: end if
12: return (x,y)
```

#### (d) Analyze the number of operations

We can analyze the number of modular operations for these three types of computations.

| # Modular Operations   | Scalar<br>Multiplication | Modular<br>Inversion | Coordinates<br>Reduce |
|------------------------|--------------------------|----------------------|-----------------------|
| Multiplication         | 8095                     | 505                  | 2                     |
| Addition / Subtraction | 2310                     | 0                    | 2 (Scalar)            |

Table 4. Number of Modular Operations for each part

Note that the number is based on projective coordinates implementation.

#### (2) Optimization of Point Double and Point Addition

The previous part shows that Scalar Multiplication dominates the number of modular operations. Therefore, we first optimize the efficiency of Point Double and Addition. To achieve this, we use Extended Coordinate Representation instead of Projective Coordinates.

The Point Double process can be formulated as below:

```
Algorithm 4 Point Double
 1: Input: (X_1, Y_1, Z_1, T_1): Point 1 on the curve,
                (X_2,Y_2,Z_2,T_2): Point 2 on the curve
 2: Output: (X_3, Y_3, Z_3, T_3): Resultant point after addition
 3: t1 \leftarrow Z_1 \cdot Z_1
 4: A \leftarrow X_1 \cdot X_1
 5: t2 \leftarrow X_1 + Y_1
 6: B \leftarrow Y_1 \cdot Y_1
 7: C \leftarrow t1 + t1
 8: t2 \leftarrow t2 \cdot t2
 9: t2 \leftarrow t2 - A
10: t2 \leftarrow t2 - B
11: H \leftarrow A - B
12: G \leftarrow C - B
13: Y_3 \leftarrow G \cdot H
14: F \leftarrow C + B
15: E \leftarrow H - t2
16: Z_3 \leftarrow H \cdot G
17: T_3 \leftarrow E \cdot H
18: X_3 \leftarrow E \cdot F
19: return (X_3, Y_3, Z_3, T_3)
```

The Point Addition process can be formulated as below:

```
Algorithm 5 Point Addition
  1: Input: (X_1, Y_1, Z_1, T_1): Point 1 on the curve,
                 (X_2, Y_2, Z_2, T_2): Point 2 on the curve
 2: Output: (X_3, Y_3, Z_3, T_3): Resultant point after addition
 3: A2 \leftarrow Y_2 - X_2
 4: B2 \leftarrow Y_2 + X_2
 5: T2 \leftarrow T_1 \cdot T_2
 6: C \leftarrow Z_1 \cdot Z_1
 7: t2 \leftarrow Z_1 \cdot Z_2
 8: D \leftarrow t2 \cdot Z_2
 9: B1 \leftarrow Y_1 + X_1
10: A1 \leftarrow Y_1 - X_1
11: A \leftarrow A1 \cdot A2
12: C \leftarrow C + C
13: B \leftarrow B1 \cdot B2
14: G \leftarrow D - C
15: F \leftarrow D + C
16: Z_3 \leftarrow H \cdot G
17: H \leftarrow B - A
18: E \leftarrow B + A
19: Y_3 \leftarrow G \cdot H
20: X_3 \leftarrow E \cdot F
21: T_3 \leftarrow E \cdot H
22: return (X_3, Y_3, Z_3, T_3)
```

We then compare the number of modular operations needed for Extended Coordinates and Projective Coordinates:

|                        | Projective Coordinates | Extended Coordinates |
|------------------------|------------------------|----------------------|
| Multiplication         | 21                     | 8                    |
| Addition / Subtraction | 6                      | 6                    |

Table 5. Number of Modular Operations for Point Double

|                        | Projective Coordinates | Extended Coordinates |
|------------------------|------------------------|----------------------|
| Multiplication         | 21                     | 9                    |
| Addition / Subtraction | 6                      | 10                   |

Table 6. Number of Modular Operations for Point Addition

We observe that using Extended Coordinates Representation significantly reduces the number of modular multiplications. Although the number of modular addition and subtraction slightly increases in Point Addition, these additional computations won't affect the overall throughput of our hardware. We will have further discussion in the later section.

## (3) Optimization of Modular Multiplication

Instead of using Montgomery Multiplication (MM), we simply implement modular multiplication as below:

## Algorithm 6 Simplified Modular Multiplication

- 1: **Input:** x: Multiplicand 1,
  - y: Multiplicand 2,
  - q: Prime number
- 2: Output: Result of modular multiplication r
- 3:  $m \leftarrow x \cdot y$
- 4:  $r \leftarrow m\%q$
- 5: return r

It consists of a multiplication between two 255-bit numbers and a modulo operation.

We first use the Karatsuba Algorithm to split it into 128x128 multiplications and additions, which are described as below:

## Karatsuba Algorithm

$$\begin{split} H &\leftarrow x[255:128] \cdot y[255:128] \\ L &\leftarrow x[127:0] \cdot y[127:0] \\ M &\leftarrow \left(x[255:128] + x[127:0]\right) \cdot \left(y[255:128] + y[127:0]\right) - H - L \\ m &\leftarrow (H << 256) + (M << 128) + L \end{split}$$

Note that m will be the product of the original multiplication.

Since q is a constant and  $2^{256}$  (mod q) = 38, we can simplify the equation of m as T:

# Simplification Stage 1

$$Ch \leftarrow 38 \cdot H + L$$

$$Cl \leftarrow (M \ll 128)$$

$$T \leftarrow Ch + Cl$$

Moreover, since T is at most 389-bit and  $2^{256} \pmod{q} = 19$ , we can further simplify T as T2:

#### Simplification Stage 2

```
Th \leftarrow T[388:255]Tl \leftarrow T[254:0]T2 \leftarrow 19 \cdot Th + Tl
```

Finally, since T2 is at most 256-bit, we can perform at most 1 subtraction to get the result of modular multiplication:

The overall algorithm of our modular multiplication can be formulated as:

#### Simplification Stage 3

$$\begin{array}{c} \textbf{if} \ T2 > q \ \textbf{then} \\ r \leftarrow T2 - q \\ \textbf{else} \\ r \leftarrow T2 \\ \textbf{end} \ \textbf{if} \end{array}$$

The overall algorithm of our modular multiplication can be formulated as:

```
Algorithm 7 Modular Multiplication

1: Input: x: Binary representation
```

```
1: Input: x: Binary representation of Multiplicand 1,
             y: Binary representation of Multiplicand 2,
             q: Prime number
 2: Output: Result of modular multiplication r
 3: Karatsuba Algorithm
 4: H \leftarrow x[255:128] \cdot y[255:128]
 5: L \leftarrow x[127:0] \cdot y[127:0]
 6: M \leftarrow (x[255:128] + x[127:0]) \cdot (y[255:128] + y[127:
    0]) - H - L
 7: Simplification Stage 1
 8: Ch \leftarrow 38 \cdot H + L
 9: Cl \leftarrow (M \ll 128)
10: T \leftarrow Ch + Cl
11: Simplification Stage 2
12: Th \leftarrow T[388:255]
13: Tl \leftarrow T[254:0]
14: T2 \leftarrow 19 \cdot Th + Tl
15: Simplification Stage 3
16: if T2 > q then
      r \leftarrow T2 - q
17:
18: else
      r \leftarrow T2
19:
20: end if
21: return r
```

The Montgomery Multiplication (MM) needs six 255x255 multiplications to complete a modular multiplication. On the other hand, our implementation only needs three 128x128 multiplications, which is much more efficient and friendly for hardware implementation.

|                  | MM      | Ours    |
|------------------|---------|---------|
| # Multiplication | 6       | 3       |
| Bit-width        | 255x255 | 128x128 |

Table 7. Number and Bit-width needed for a Modular Multiplication

# 3. Hardware Implementation

Our hardware implementation can be divided into three parts: System Control, ALU, and Regfile:



# (1) System Control

System Control manage the entire function flow of our hardware. Since we use Double and Add algorithm to implement Scalar Multiplication, Fermat's little theorem to find Modular Inverse and perform Coordinates Reduction at the end, we can design the System Finite State Machine as below:



The main function of each state is described below:

**READ**: Read input data from the testbed

**T\_MOVE**: Move X, Y of zero point to register T1 and register Ts respectively

**T\_MULT**: Multiply X, Y to get T of zero point

POINT\_DB: Perform Point Double in Scalar Multiplication

POINT\_ADD: Perform Point Addition in Scalar Multiplication

FIND\_INV: Perform Modular Inversion

 $X_MULT$ : x = X/Z in Coordinate Reduction

 $Y_MULT$ : y = Y/Z in Coordinate Reduction

**SUB\_X**: q-x if x is odd **SUB\_Y**: q-y if y is odd

**OUT\_DATA**: Write output data to testbed

During each state, System Control may send request (alu\_in\_valid) with type of operation (arith\_type) to ALU and wait for ack (alu\_out\_valid) to complete a computation, or directly read / write the content in Regfile.

#### (2) ALU

ALU Module perform various types of arithmetic operation. It contains ALU Control, ALU Reg, a modular adder, a modular subtractor, and a modular multiplier below:



In Mod\_Mult, three registers are used to store 130x130 multiplication outputs and one is used to store modulo output. Also, in ALU Reg, three registers (X2, Y2, T2) are used to store pre-calculated LUTs. After ALU receives the alu\_in\_valid from System Control, it performs five types of arithmetic operations. The input data will be read from registers in Regfile, and output data will be written back to it. After the operation is completed, ALU will raise alu\_out\_valid to high and System Control can check data in Regfile. Our ALU supports four types of operations described below:

Point\_DB: Point Double
Point\_ADD: Point Addition

Num\_Mult: Modular Multiplication

**Scalr\_Sub:** Scalar Subtraction **Mod\_Inv:** Find Modular Inverse

Our ALU determines the type of the next arithmetic operation at the last cycle of the current operation. This ALU arithmetic pre-fetch enable our ALU to directly start the next computation immediately when it receives the next alu\_in\_valid.

|           | arith_type | Input Register             | Output Register | # Cycle |
|-----------|------------|----------------------------|-----------------|---------|
| Point_DB  | 3'b000     | X1, Y1, Z1, T1             | X1, Y1, Z1, T1  | 9       |
| Point_ADD | 3'b001     | X1, Y1, Z1, T1, Xs, Ys, Ts | X1, Y1, Z1, T1  | 9       |
| Num_Mult  | 3'b010     | T1, Ts                     | T1              | 2       |
| Scalr_Sub | 3'b011     | T1, Ts                     | T1              | 1       |
| Mod_Inv   | 3'b100     | Z1                         | T1              | 516     |

Table 8. I/O Port and Total Cycles for ALU operations

Note that for each Point\_DB and Point\_ADD operation, we need to schedule the usage of our adder, subtractor, and multiplier instance. The scheduling of each cycle is listed below, LHS represents output register and RHS represents input register:

\*Mo: multiplier output register

| Cycle | Multiplier         | Mod | Adder        | Subtractor   |
|-------|--------------------|-----|--------------|--------------|
| 0     | $Mo = Z1 \cdot Z1$ |     |              |              |
| 1     | $X1 = X1 \cdot X1$ | Mo  | Z1 = X1 + Y1 |              |
| 2     | $Mo = Y1 \cdot Y1$ | X1  | T1 = Mo + Mo |              |
| 3     | $Mo = Z1 \cdot Z1$ | Mo  |              |              |
| 4     |                    | Mo  | Z1 = X1 + Mo | Y1 = X1 - Mo |
| 5     | $Y1 = Y1 \cdot Z1$ |     | T1 = T1 + Y1 | X1 = Z1 - Mo |
| 6     | $Z1 = T1 \cdot Y1$ | Y1  |              |              |
| 7     | $T1 = X1 \cdot Z1$ | Z1  |              |              |
| 8     | X1 = X1·T1         | T1  |              |              |
| 9     | $Mo = Z1 \cdot Z1$ | X1  |              |              |

Table 9. Point Double Operation Schedule

| Cycle | Multiplier         | Mod | Adder        | Subtractor   |
|-------|--------------------|-----|--------------|--------------|
| 0     | $T2 = Ts \cdot d$  |     | Y2 = Ys + Xs | X2 = Ys - Xs |
| 1     |                    | T2  |              |              |
| 2     | $Mo = T1 \cdot T2$ |     | Y1 = Y1 + X1 | X1 =Y1 - X1  |
| 3     | $X1 = X1 \cdot X2$ | Mo  | Z1 = Z1 + Z1 |              |
| 4     | $Mo = Y1 \cdot Y2$ | X1  | T1 = Mo + Mo |              |
| 5     |                    | Mo  | Z1 = Z1 + T1 | Y1 = Z1 - T1 |
| 6     | $Z1 = Y1 \cdot Z1$ |     |              |              |
| 7     | $Y1 = Z1 \cdot X1$ | Z1  | X1 = Mo + X1 | T1= Mo - X1  |
| 8     | $X1 = T1 \cdot Y1$ | Y1  |              |              |
| 9     | $T1 = T1 \cdot X1$ | X1  |              |              |
| 10    | $Mo = Z1 \cdot Z1$ | T1  |              |              |

Table 10. Point Addition Operation Schedule

We also apply two techniques to further reduce the cycle required for each Point Double / Addition operation.

- (a) We can compute Mo = Z1·Z1 at the last cycle of each Point Double / Addition operation. Therefore, we can directly start from cycle 1 after the first Point Double operation. The average cycle required for Point Double is 9.
- (b) Since Xs, Ys, Zs is fixed in each pattern, LUTs (X2, Y2, T2) are constants and need to be computed only once. Therefore, after the first Point Addition operation, we can skip the pre-calculation and directly start from cycle 2. The average cycle required for Point Addition is 9.

We can also see that for Point Double / Addition, the decisive factor for cycle required is the total number of modular multiplications. This justifies that "additional modular addition and subtraction in Extended Coordinates Representation won't affect the overall throughput of our hardware".

To efficiently perform Modular Inversion, we use algorithm 2 in the previous part and design the following sub-FSM for ALU:



The main function of each state is described below:

**INIT**: Move Z, 1 to T1 register, T2 register respectively

**FORWARD**: Perform multiplication to get  $Z^{2^{2^{50}}-1}$ 

**SELF**: Perform multiplication to get  $Z^{2^{255}-32}$ **POST**: Perform multiplication to get  $Z^{2^{255}-21}$  For FORWARD state, the schedule of multiplier instance is below:

| Cycle | Multiplier                      | Modp          | T1 Reg    | T2 Reg        |
|-------|---------------------------------|---------------|-----------|---------------|
| 0     | $Z^2 = T1 \cdot T1$             | -             | -         | -             |
| 1     | $Z = T1 \cdot T2$               | Z^2           | -         | -             |
| 2     | $Z^4 = T1 \cdot T1$             | Z             | Z^2       | -             |
| 3     | $Z^3 = T1 \cdot T2$             | Z^4           | Z^2       | Z             |
| 4     | $Z^8 = T1 \cdot T1$             | Z^3           | Z^4       | Z             |
| 5     | $Z^7 = T1 \cdot T2$             | Z^8           | Z^4       | Z^3           |
| 6     | $Z^{\wedge}16 = T1 \cdot T1$    | Z^7           | Z^8       | Z^3           |
| 7     | $Z^{15} = T1 \cdot T2$          | Z^15          | Z^8       | Z^7           |
|       |                                 |               |           |               |
|       |                                 |               | ·         |               |
| 499   | $Z^{(2^250 - 1)} = T1 \cdot T2$ | Z^(2^250)     |           |               |
| 500   |                                 | Z^(2^250 - 1) | Z^(2^250) | Z^(2^249 - 1) |
| 501   | -                               | -             | Z^(2^250) | Z^(2^250 - 1) |

Table 11. Forward Multiplication Operation Schedule

Note that at cycle 4, 5, we will store Z^3 and Z^8 into X2 and Y2 registers for later usage.

For SELF state, the schedule of multiplier instance is below:

| Cycle | Multiplier                        | Modp           | T2 reg         |
|-------|-----------------------------------|----------------|----------------|
| 0     | $Z^{(2^{251} - 2)} = T2 \cdot T2$ | -              | -              |
| 1     | -                                 | Z^(2^251 - 2)  | -              |
| 2     | $Z^{(2^252 - 4)} = T2 \cdot T2$   | -              | Z^(2^251 - 2)  |
| 3     | -                                 | Z^(2^252 - 4)  | -              |
| 4     | $Z^{(2^{253} - 8)} = T2 \cdot T2$ | -              | Z^(2^252 - 4)  |
| 5     | -                                 | Z^(2^253 - 8)  | -              |
| 6     | $Z^{(2^254 - 16)} = T2 \cdot T2$  | -              | Z^(2^253 - 8)  |
| 7     | -                                 | Z^(2^254 - 16) | -              |
| 8     | $Z^{(2^255 - 32)} = T2 \cdot T2$  | -              | Z^(2^254 - 16) |
| 9     | -                                 | Z^(2^255 - 32) | -              |
| 10    | -                                 | -              | Z^(2^255 - 32) |

Table 12. Self Multiplication Operation Schedule

For POST state, the schedule of multiplier instance is below:

| Cycle | Multiplier                         | Modp           | T1 reg         |
|-------|------------------------------------|----------------|----------------|
| 0     | $Z^{11} = X2 \cdot Y2$             | -              | -              |
| 1     | -                                  | Z^11           | -              |
| 2     | $Z^{(2^{255} - 21)} = T1 \cdot T2$ | -              | Z^11           |
| 3     | -                                  | Z^(2^255 - 21) | -              |
| 4     | -                                  | -              | Z^(2^255 - 21) |

Table 13. Post Multiplication Operation Schedule

We have previously implemented Modular Inversion with algorithm in TA's code, which use a series of Num\_Mult operation ins ALU. Therefore, we can also compare the speed of these two implementations:

|                            | TA's algorithm | Ours |
|----------------------------|----------------|------|
| Cycles (Modular Inversion) | 1017           | 516  |
| Cycles (Total)             | 4445           | 3944 |

Table 14. Hardware Speed Comparison of two Modular Inverse algorithms

We achieve approximately 2x speed on Modular Inverse compared with TA's algorithm, which justifies the efficiency of this algorithm from hardware perspective. Note that this number is based on pattern 0.

# (3) Regfile

Regfile module contains eight 255-bit registers with write enable:



Xs, Ys, Ts, M stores the value related to input point and scalar. They won't be changed during the entire computation process and are only accessible by our System Control. Note that since Z (self.Z) of the input point is always equal to 1, we don't need to store it during the entire computation.

X1, Y1, Z1, T1 stores the intermediate value generated during the computation. Either System Control or ALU can access these four registers.

#### 4. Performance Evaluation

In this part, we compare different version of design and perform optimization at different stages. We first discuss the speedup technique and the corresponded performance at RTL stage:

| Version | # Cycle | Improvement | Description                                                                                         |
|---------|---------|-------------|-----------------------------------------------------------------------------------------------------|
| v0      | 5921    | -           | Initial Version                                                                                     |
| v1      | 4699    | 26.0%       | <ol> <li>Add ALU arithmetic pre-fetch</li> <li>Skip pre-calculation of LUTs in Point Add</li> </ol> |
| v2      | 4445    | 33.2%       | Add Mo = $Z1 \cdot Z1$ pre-calculation for Point Double                                             |
| v3      | 3944    | 50.1%       | Use efficient algorithm of Modular Inversion                                                        |

Table 15. Comparison of the number of cycles for different versions on Pattern 0

⇒ We use v3 as our final version in RTL Level Design.

For our final version of RTL, we also perform synthesis at different constraints. We then compare the performance of our different version of netlist:

| Version | Clock Period (ns) | Area (mm^2) | Area* Time (mm^2 · ns) | Slack  |
|---------|-------------------|-------------|------------------------|--------|
| v0      | 10                | 1.62342051  | 16.2342051             | Met    |
| v1      | 9.5               | 1.63068028  | 15.4914627             | Met    |
| v2      | 9                 | 1.74052416  | 15.6646931             | Met    |
| v3      | 8.5               | X           | X                      | Un-met |

Table 16. Netlist of different Synthesis Constraints

⇒ We use v1 as our final version in Gate Level Netlist

For our final version of Gate Level Netlist, we also perform P&R at different core utilization constraint:

| Version | Core Utilization | Slack  |
|---------|------------------|--------|
| v0      | 0.85             | Met    |
| v1      | 0.875            | Met    |
| v2      | 0.9              | Un-met |

Table 17. APR result at different Core Utilization constraint

# $\Rightarrow$ We use v1 our final design after P&R

Finally, we use some metrics to evaluate our final chip design:

| Metric                 | Value      |
|------------------------|------------|
| # Cycle                | 3944       |
| Clock period (ns)      | 9.5        |
| Simulation Time (ns)   | 37468      |
| Synthesis Area (mm^2)  | 1.63068028 |
| Layout Area (mm^2)     | 1.90926042 |
| Area * Time (mm^2· ns) | 71536.1694 |

Table 18. Final Performance of our design

Note that the number is based on pattern 0.

## 5. Reference

- [1] Final Project Note v3
- [2] XUE Yiming, LIU Shurong, GUO Shuheng, LI Yan, and HU Cai'e, "High-speed hardware architecture design and implementation of Ed25519 signature verification algorithm," Journal on Communications, 2022.
- [3] Bin YU, Hai HUANG, Zhiwei LIU, Shilei ZHAO, and Ning NA, "High-performance Hardware Architecture Design and Implementation of Ed25519 Algorithm," Journal of Electronics & Information Technology, 2021.
- [4] Karatsuba algorithm (https://en.wikipedia.org/wiki/Karatsuba\_algorithm)