**JFET Chopper Transistor** 

N-Channel — Depletion



# **J112**



## **MAXIMUM RATINGS**

| Rating                                                                | Symbol                            | Value       | Unit        |  |
|-----------------------------------------------------------------------|-----------------------------------|-------------|-------------|--|
| Drain-Gate Voltage                                                    | V <sub>DG</sub>                   | -35         | Vdc         |  |
| Gate-Source Voltage                                                   | VGS                               | -35         | Vdc         |  |
| Gate Current                                                          | IG                                | 50          | mAdc        |  |
| Total Device Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | PD                                | 350<br>2.8  | mW<br>mW/°C |  |
| Lead Temperature                                                      | TL                                | 300         | °C          |  |
| Operating and Storage Junction<br>Temperature Range                   | T <sub>J</sub> , T <sub>Stg</sub> | -65 to +150 | °C          |  |

# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                       | Symbol                                    | Min  | Max  | Unit |
|--------------------------------------------------------------------------------------|-------------------------------------------|------|------|------|
| OFF CHARACTERISTICS                                                                  |                                           |      |      |      |
| Gate – Source Breakdown Voltage ( $I_G = -1.0 \mu Adc$ )                             | V(BR)GSS                                  | 35   | _    | Vdc  |
| Gate Reverse Current<br>(VGS = -15 Vdc)                                              | lgss                                      | _    | -1.0 | nAdc |
| Gate Source Cutoff Voltage<br>(V <sub>DS</sub> = 5.0 Vdc, I <sub>D</sub> = 1.0 μAdc) | VGS(off)                                  | -1.0 | -5.0 | Vdc  |
| Drain-Cutoff Current<br>(VDS = 5.0 Vdc, VGS = -10 Vdc)                               | ID(off)                                   | _    | 1.0  | nAdc |
| ON CHARACTERISTICS                                                                   | ·                                         |      |      |      |
| Zero-Gate-Voltage Drain Current <sup>(1)</sup><br>(V <sub>DS</sub> = 15 Vdc)         | IDSS                                      | 5.0  | _    | mAdc |
| Static Drain–Source On Resistance (VDS = 0.1 Vdc)                                    | rDS(on)                                   | _    | 50   | Ω    |
| Drain Gate and Source Gate On–Capacitance (VDS = VGS = 0, f = 1.0 MHz)               | C <sub>dg(on)</sub> + C <sub>sg(on)</sub> | _    | 28   | pF   |
| Drain Gate Off–Capacitance<br>(V <sub>GS</sub> = -10 Vdc, f = 1.0 MHz)               | C <sub>dg(off)</sub>                      |      | 5.0  | pF   |
| Source Gate Off–Capacitance<br>(V <sub>GS</sub> = -10 Vdc, f = 1.0 MHz)              | C <sub>sg(off)</sub>                      | _    | 5.0  | pF   |

<sup>1.</sup> Pulse Width = 300  $\mu$ s, Duty Cycle = 3.0%.

### TYPICAL SWITCHING CHARACTERISTICS



Figure 1. Turn-On Delay Time



Figure 3. Turn-Off Delay Time



Figure 5. Switching Time Test Circuit



Figure 2. Rise Time



Figure 4. Fall Time

#### NOTE 1

The switching characteristics shown above were measured using a test circuit similar to Figure 5. At the beginning of the switching interval, the gate voltage is at Gate Supply Voltage ( $-V_{GG}$ ). The Drain–Source Voltage ( $V_{DS}$ ) is slightly lower than Drain Supply Voltage ( $V_{DD}$ ) due to the voltage divider. Thus Reverse Transfer Capacitance ( $C_{rss}$ ) or Gate–Drain Capacitance ( $C_{gd}$ ) is charged to  $V_{GG} + V_{DS}$ .

During the turn–on interval, Gate–Source Capacitance ( $C_{gs}$ ) discharges through the series combination of  $R_{Gen}$  and  $R_K$ .  $C_{gd}$  must discharge to  $V_{DS(on)}$  through  $R_G$  and  $R_K$  in series with the parallel combination of effective load impedance ( $R'_D$ ) and Drain–Source Resistance ( $r_{ds}$ ). During the turn–off, this charge flow is reversed.

Predicting turn—on time is somewhat difficult as the channel resistance  $r_{ds}$  is a function of the gate—source voltage. While  $C_{gs}$  discharges,  $V_{GS}$  approaches zero and  $r_{ds}$  decreases. Since  $C_{gd}$  discharges through  $r_{ds}$ , turn—on time is non–linear. During turn—off, the situation is reversed with  $r_{ds}$  increasing as  $C_{gd}$  charges.

The above switching curves show two impedance conditions; 1)  $R_K$  is equal to  $R_D$ , which simulates the switching behavior of cascaded stages where the driving source impedance is normally the load impedance of the previous stage, and 2)  $R_K = 0$  (low impedance) the driving source impedance is that of the generator.



Figure 6. Typical Forward Transfer Admittance



Figure 7. Typical Capacitance



Figure 8. Effect of Gate-Source Voltage On Drain-Source Resistance



Figure 9. Effect of Temperature On Drain–Source On–State Resistance



Figure 10. Effect of IDSS On Drain-Source Resistance and Gate-Source Voltage

# NOTE 2

The Zero–Gate–Voltage Drain Current (IDSS), is the principle determinant of other J-FET characteristics. Figure 10 shows the relationship of Gate–Source Off Voltage (VGS(off) and Drain–Source On Resistance (rds(on)) to IDSS. Most of the devices will be within  $\pm 10\%$  of the values shown in Figure 10. This data will be useful in predicting the characteristic variations for a given part number.

For example:

Unknown

r<sub>ds(on)</sub> and V<sub>GS</sub> range for an J112

The electrical characteristics table indicates that an J112 has an  $I_{DSS}$  range of 25 to 75 mA. Figure 10, shows  $r_{dS(0n)}$  = 52 Ohms for  $I_{DSS}$  = 25 mA and 30 Ohms for  $I_{DSS}$  = 75 mA. The corresponding  $V_{GS}$  values are 2.2 volts and 4.8 volts.

### PACKAGE DIMENSIONS



SECTION X-X

**CASE 029-04** (TO-226AA) **ISSUE AD** 

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED.
- DIMENSION F APPLIES BETWEEN P AND L DIMENSION D AND J APPLY BETWEEN L AND K
  MINIMUM. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

|     | INCHES |       | MILLIN | IETERS |
|-----|--------|-------|--------|--------|
| DIM | MIN    | MAX   | MIN    | MAX    |
| Α   | 0.175  | 0.205 | 4.45   | 5.20   |
| В   | 0.170  | 0.210 | 4.32   | 5.33   |
| С   | 0.125  | 0.165 | 3.18   | 4.19   |
| D   | 0.016  | 0.022 | 0.41   | 0.55   |
| F   | 0.016  | 0.019 | 0.41   | 0.48   |
| G   | 0.045  | 0.055 | 1.15   | 1.39   |
| Н   | 0.095  | 0.105 | 2.42   | 2.66   |
| J   | 0.015  | 0.020 | 0.39   | 0.50   |
| K   | 0.500  |       | 12.70  |        |
| L   | 0.250  |       | 6.35   |        |
| N   | 0.080  | 0.105 | 2.04   | 2.66   |
| Р   |        | 0.100 |        | 2.54   |
| R   | 0.115  |       | 2.93   |        |
| V   | 0 135  |       | 3 43   |        |

STYLE 5:

PIN 1. DRAIN

2. SOURCE

3. GATE

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical parameters, including or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fee arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303-675-2140 or 1-800-441-2447

 $\textbf{Mfax}^{\text{\tiny{TM}}}\text{: RMFAX0@email.sps.mot.com} - \text{TOUCHTONE } 602-244-6609$ 

JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 81-3-5487-8488

Mfax is a trademark of Motorola. Inc.

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, US & Canada ONLY 1-800-774-1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

INTERNET: http://motorola.com/sps



J112/D