

Peripheral Interrupts www.ti.com

## 3.4.5 PIE Channel Mapping

Table 3-2 shows the PIE group and channel assignments for each peripheral interrupt. Each row is a group, and each column is a channel within that group. When multiple interrupts are pending, the lowest-numbered channel is the lowest-numbered group is serviced first. Thus, the interrupts at the top of the table have the highest priority, and the interrupts at the bottom have the lowest priority.

## **Table 3-2. PIE Channel Mapping**

|         | INTx.1       | INTx.2        | INTx.3       | INTx.4        | INTx.5        | INTx.6        | INTx.7           | INTx.8                | INTx.9         | INTx.10                       | INTx.11                         | INTx.12                      | INTx.13          | INTx.14          | INTx.15             | INTx.16              |
|---------|--------------|---------------|--------------|---------------|---------------|---------------|------------------|-----------------------|----------------|-------------------------------|---------------------------------|------------------------------|------------------|------------------|---------------------|----------------------|
| INT1.y  | ADCA1        | ADCB1         | ADCC1        | XINT1         | XINT2         | ADCD1         | TIMER0           | WAKE                  | -              | -                             | -                               | -                            | IPC0             | IPC1             | IPC2                | IPC3                 |
| INT2.y  | EPWM1_<br>TZ | EPWM2_<br>TZ  | EPWM3_<br>TZ | EPWM4_<br>TZ  | EPWM5_<br>TZ  | EPWM6_<br>TZ  | EPWM7_<br>TZ     | EPWM8_<br>TZ          | EPWM9_<br>TZ   | EPWM10_<br>TZ                 | EPWM11_<br>TZ                   | EPWM12_<br>TZ                | -                | -                | -                   | -                    |
| INT3.y  | EPWM1        | EPWM2         | EPWM3        | EPWM4         | EPWM5         | EPWM6         | EPWM7            | EPWM8                 | EPWM9          | EPWM10                        | EPWM11                          | EPWM12                       | -                | -                | -                   | -                    |
| INT4.y  | ECAP1        | ECAP2         | ECAP3        | ECAP4         | ECAP5         | ECAP6         | -                | -                     | -              | -                             | -                               | -                            | -                | -                | -                   | -                    |
| INT5.y  | EQEP1        | EQEP2         | EQEP3        | -             | CLB1          | CLB2          | CLB3             | CLB4                  | SD1            | SD2                           | -                               | -                            | -                | -                | -                   | -                    |
| INT6.y  | SPIA_RX      | SPIA_TX       | SPIB_RX      | SPIB_TX       | MCBSPA_<br>RX | MCBSPA_<br>TX | MCBSPB_<br>RX    | MCBSPB_<br>TX         | SPIC_RX        | SPIC_TX                       | -                               | -                            | -                | -                | -                   | -                    |
| INT7.y  | DMA_CH1      | DMA_CH2       | DMA_CH3      | DMA_CH4       | DMA_CH5       | DMA_CH6       | -                | -                     | -              | -                             | -                               | -                            | -                | -                | -                   | -                    |
| INT8.y  | I2CA         | I2CA_<br>FIFO | I2CB         | I2CB_<br>FIFO | SCIC_RX       | SCIC_TX       | SCID_RX          | SCID_TX               | -              | -                             | -                               | -                            | -                | -                | UPPA<br>(CPU1 only) | -                    |
| INT9.y  | SCIA_RX      | SCIA_TX       | SCIB_RX      | SCIB_TX       | CANA_0        | CANA_1        | CANB_0           | CANB_1                | -              | -                             | -                               | -                            | -                | -                | USBA<br>(CPU1 only) | -                    |
| INT10.y | ADCA_<br>EVT | ADCA2         | ADCA3        | ADCA4         | ADCB_EVT      | ADCB2         | ADCB3            | ADCB4                 | ADCC_EVT       | ADCC2                         | ADCC3                           | ADCC4                        | ADCD_EVT         | ADCD2            | ADCD3               | ADCD4                |
| INT11.y | CLA1_1       | CLA1_2        | CLA1_3       | CLA1_4        | CLA1_5        | CLA1_6        | CLA1_7           | CLA1_8                | -              | -                             | -                               | -                            | ,                | -                | -                   | 1                    |
| INT12.y | XINT3        | XINT4         | XINT5        | -             | -             | VCU           | FPU_OVER<br>FLOW | FPU_<br>UNDER<br>FLOW | EMIF_<br>ERROR | RAM_COR<br>RECTABLE<br>_ERROR | FLASH_CO<br>RRECTABL<br>E_ERROR | RAM_ACCE<br>SS_VIOLAT<br>ION | SYS_PLL_<br>SLIP | AUX_PLL_<br>SLIP | CLA OVER<br>FLOW    | CLA<br>UNDER<br>FLOW |