## CSE 141L Milestone 3

Zuo Yang, A16631720; Zhengyu Huang, A16358704

### **Academic Integrity**

Your work will not be graded unless the signatures of all members of the group are present beneath the honor code.

To uphold academic integrity, students shall:

- Complete and submit academic work that is their own and that is an honest and fair representation of their knowledge and abilities at the time of submission.
- Know and follow the standards of CSE 141L and UCSD.

Please sign (type) your name(s) below the following statement:

I pledge to be fair to my classmates and instructors by completing all of my academic work with integrity. This means that I will respect the standards set by the instructor and institution, be responsible for the consequences of my choices, honestly represent my knowledge and abilities, and be a community member that others can trust to do the right thing even when no one is watching. I will always put learning before grades, and integrity before performance. I pledge to excel with integrity.

Zuo Yang Zhengyu Huang

### 0. Team

Zuo Yang, Zhengyu Huang

### 1. Introduction

Our architecture has a name of Low Bandwidth Deducer (LBD). The overall philosophy is to be clear and simple. The goal we have is to consume resources as little as possible. Our machine is a load-store machine. We load the desired operand from data mem into the reg file and perform bitwise operations and store the result back into data mem. Our goals include design of bitwise operations, load and store operations, branching operations, etc.

## 2. Architectural Overview





# 3. Machine Specification

### Instruction formats

| TYPE                             | FORMAT                                                                        | CORRESPONDING INSTRUCTIONS |
|----------------------------------|-------------------------------------------------------------------------------|----------------------------|
| 2 source<br>regs<br>insns        | 3 bits opcode, 3 bits destination and source register, 3 bits source register | xor, beq, lw, sw, pos      |
| 1 source<br>insn (3<br>bits reg) | 3 bits opcode, 3 bits destination and source register, 3 bits intermediate    | irt                        |
| 1 source<br>isns (2<br>bits reg) | 3 bits opcode, 2 bits destination register, 4 bits intermediate               | Id                         |

## Operations

| NAME                                                 | TYPE                                             | BIT BREAKDOWN                                                                                           | EXAMPLE                                                                                                                                | NOTES                                                                                                      |
|------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Id = load an interm ediate to 3 LSB of the registe r | 1<br>sourc<br>e reg<br>isns<br>(2bits<br>reg)    | 3 bits opcode (000), 3 bits source register(XXX), 3 bits intermediate (XXX)                             | Id R3 7⇔ 000_011_111  # after and instruction, R3 now holds 0b0000_0111                                                                | Loading a 3 bits intermediate to the LSB of a register. Intermediate field can only take 0-7               |
| rst = arithm etic right shift 1                      | 1<br>sourc<br>e regs<br>insns<br>(3 bits<br>reg) | 3 bits opcode (001), 3 bits destination register (XXX)                                                  | # Assume R0 has 0b1010_0000  lrt R0 101 \$\Display 001_000_5\$  # after and instruction, R0 now holds 0b0100_0000                      | Right shift by 1                                                                                           |
| add =<br>arithm<br>etic<br>add                       | 2<br>sourc<br>e regs<br>insns                    | 3 bits opcode (010), 3 bits<br>destination and source<br>register (XXX), 3 bits<br>source register(XXX) | # Assume R0 has 0b0001_0001 # Assume R1 has 0b1001_0000  add R0 R1 \iff 010_000_001  # after and instruction, R0 now holds 0b1010_0001 |                                                                                                            |
| pos =<br>positiv<br>e                                | 2<br>sourc<br>e regs                             | 3 bits opcode (011), 3 bits destination and source register (XXX), 3 bits                               | # Assume R0 has 0b1001_0000<br># Assume R1 has 0b0000_0001                                                                             | If R1 > 0, go to the memory location at R0 Pos compares if data in R1 is positive, if so, take the branch. |

| numbe<br>r<br>xor =<br>bitwise<br>xor | 2<br>sourc<br>e regs<br>insns | source register(XXX)  3 bits opcode (100), 3 bits destination and source register (XXX), 3 bits source register(XXX) | pos R0 R1 ⇔ 011_000_001  # after and instruction, the current address is saved in LUT, and PC is now 0b1001_0000  # Assume R0 has 0b0001_0001  # Assume R1 has 0b1001_0000  xor R0 R1 ⇔ 100_000_001  # after and instruction, R0 now holds 0b1000_0001 | The data of the first reg will be replaced  If want to have "~r2", can use the following:  Id r1, 4b1111  Irt r1, 4  Id r1, 4b1111 |
|---------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Jmp = jump to if equals to 0          | 1<br>sourc<br>e reg<br>insns  | 3 bits opcode (101), 3 bits source register (XXX), 3 bits jump code(XXX)                                             | # Assume R0 has 0b0000_0000 # Assume jmp code is 6 = 0b110 # Assume pc = 0b1000_0000 beq R0 R1 \iff 101_000_110 # after and instruction, PC now equals to 0b1001_0000                                                                                  | <pre>always_comb case(how_high)     0: target = 2;</pre>                                                                           |
| lw =<br>load<br>word                  | 2<br>sourc<br>e regs<br>insns | 3 bits opcode (110), 3 bits destination register (XXX), 3 bits register for memory origin (XXX)                      | # Assume R1 has 0b1011_0011 # Assume memory 0xb3 has 0b1111_1111 lw R0 R1 \iff 110_000_001                                                                                                                                                             | 0b10110011=0xb3                                                                                                                    |

|                       |                               |                                                                                                         | # after and instruction, R0 now holds 0b1111_1111                                                                                              |  |
|-----------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| sw =<br>store<br>word | 2<br>sourc<br>e regs<br>insns | 3 bits opcode (111), 3 bits<br>source register (XXX), 3<br>bits register for memory<br>destination(XXX) | # Assume R0 has 0b0001_0001 # Assume R1 has 0b1011_0011  sw R0 R1 \iff 111_000_001  # after and instruction, memory 0xb3 now holds 0b0001_0001 |  |

## Internal Operands

5 general purpose registers storing 00000000 each. R5 stores constant 11111111. R6 stores constant 00000001. R7 stores constant 01000000. 1 program counter.

#### Control Flow (branches)

We will use jump and no-operation codes to control the flow. If register input of jmp has a value 0, modify pc according to the value from the look-up table by jump code input (see below). Use no-operations insns in between jumps gaps, (e.g. Irt R0 0).

#### Addressing Modes

Direct. Addr = reg. Only 256 addresses supported E.g. to access mem@ 0xde Id R0, 0xd Irt R0, 4 Id R0, 0xe Iw R1, R0

### 4. Programmer's Model [Lite]

4.1 How should a programmer think about how your machine operates? Provide a description of the general strategy a programmer should use to write programs with your machine. For example, one could say that the programmer should prioritize loading in the necessary values from memory into as many registers as possible, then perform calculations. Another approach could be loading and writing to memory in between every calculation step. Word limit: 200 words.

Our machine requires the programmer to load everything from data memory to registers before executing programs, because our machine is a load-store machine and it uses absolute addressing. Load and store uses direct addressing. To perform a for loop, first store the value of index in one of the gp registers. Then use beq to store the absolute address of the for loop instruction in another gp register. After performing the instructions inside the for loop, increment the index, and load the address of for loop back to pc to complete the jump. The loop will terminate once the index is equal to the last value. For conditionals, to compare to values, first make one side negative. Then add the new value with the other one. Finally we use pos to check if the result is positive or negative.

4.2 Can we copy the instructions/operation from MIPS or ARM ISA? If no, explain why not? How did you overcome this or how do you deal with this in your current design? Word limit: 100 words.

No. there are a lot of bit length differences in the instructions for the bit budget purpose. We limit some of the insns like Id only accessible to a few registers.

We borrowed some of the ideas of instructions in MIPS ISA in our instructions design. Instructions like add, Irt, sw, Iw, and xor. But our beq is different because it only compares the value to 0. Pos is our unique instruction.

4.3 Will your ALU be used for non-arithmetic instructions (e.g., MIPS or ARM-like memory address pointer calculations, PC relative branch computations, etc.)? If so, how does that complicate your design?

## 5. Individual Component Specification

### Top Level

Module file name: Top\_level.sv

**Functionality Description** 

TODO. Write a brief description of the functionality of this module.



### **Program Counter**

Module file name: PC.sv

Module testbench file name: testbenches/PC/PC\_testbench.sv

#### Functionality Description;

When clk rises, prog\_ctr\_out is updated with the value of prog\_ctr\_in.

#### (Optional) Testbench Description

The test bench will instantiate a PC and a nextPC. Both will be run to test if the behavior is correct under different corresponding conditions.

#### Cases:

- 1. Initialize
- 2. Normal incrementing
- 3. Only branch signal
- 4. Only taken signal
- 5. <u>jump</u> 16 and -2
- 6. start at 128

### Schematic



#### (Optional) Timing Diagram

TODO. Show us a screenshot of the timing diagram that demonstrates all relevant functions of the fetch unit.

### **Instruction Memory**

Module file name: instr\_ROM.sv

#### **Functionality Description**

Read the contents of mach\_code.txt, output the line of machine code pointed by prog\_ctr\_out.



### **Control Decoder**

Module file name: Control.sv

### **Functionality Description**

Read the 3-bit opcode and decide the output of each control signal.



### Register File

Module file name: reg\_file.sv

### **Functionality Description**

Write the value of dat\_in to wr\_addr when wr\_in is 1. Convert rd\_addrA and rd\_addrB to its data in the reg\_file.



### ALU (Arithmetic Logic Unit)

Module file name: alu.sv

Module testbench file name: alu\_tb.sv

#### **Functionality Description**

Do the calculations based on opcode. If it is a branch instruction and should be taken, taken is 1.

#### (Optional) Testbench Description

TODO. Describe your testbench. How does it work? What test cases does it test?

### **ALU Operations**

001: left shift 010: add

011: if positive number, taken is 1.

100: bitwise xor.

101: if equal to 0, taken is 1.



### (Optional) Timing Diagram

TODO. Show us a screenshot of the timing diagram that demonstrates all relevant operations you mentioned in the ALU Operations section.

### **Data Memory**

Module file name: dat\_mem.sv

### **Functionality Description**

Write the value of dat\_in to addr when wr\_in is 1. Output the value pointed by addr.



## Lookup Tables

Module file name: PC\_LUT.sv

**Functionality Description** 

Output target value based on how\_high.



### Muxes (Multiplexers)

No separate file

Module file name: TODO

#### **Functionality Description**

TODO. Write a brief description of the functionality of this module.

#### Schematic

TODO. Show us your schematic for your mux(es).

### Other Modules (if necessary)

Module file name: nextPC.sv

#### **Functionality Description**

If start is 1, reset prog\_ctr\_out to start address. If branch and taken are both 1, jump to target. Else plus 1.



## 6. Program Implementation

Assembler: code/assembler/assembler.py

### Program 1 Pseudocode

```
def hammingDistance(n):
   for i in range(len(n)-1):
           x = n[i] ^n[j]
           setBits = 0
           while x > 0:
               setBits += x & 1
           if setBits>max:
               max = setBits
```

```
elif setBits
min = setBits
return max, min

if __name__ == '__main__':
    n = [0, 1, 2, 3, 4, 5, 6, 7, 8, 9]
    print(hammingDistance(n))
```

### Program 1 Assembly Code

code/assember/prog1.txt

### Program 1 Machine Code

code/assember/prog1.sv

### Program 2 Pseudocode

```
def arithmaticDifference(n):
    max = 0
    min = 16
    for i in range(len(n)):
        for j in range(i+1, len(n)):
            setBits = n[i] + (~n[j] + 1)
            if setBits<0:
                 setBits = -setBits
            if setBits>max:
                 max = setBits
            elif setBits<min:
                 min = setBits</pre>
```

```
return max, min

if __name__ == '__main__':
    n = [0, -2, 4, -1]
    print(arithmaticDifference(n))
```

### Program 2 Assembly Code

code/assember/prog2.txt

### Program 2 Machine Code

code/assember/prog2.sv

### Program 3 Pseudocode

```
import copy

def multiplication(n):
    max = 0
    min = 16
    result = []
    for i in range(len(n)):
        for j in range(i+1, len(n)):
            setBits = 0
            multiplicant1 = copy.deepcopy(n[i])
            multiplicant2 = copy.deepcopy(n[j])
```

```
result.append(setBits)
return result

if __name__ == '__main__':
    n = [1, 5, 1, 2, 3]
    print(multiplication(n))
```

### Program 3 Assembly Code

code/assember/prog3.txt

### Program 3 Machine Code

code/assember/prog3.sv

## 7. Changelog

- Milestone 3
  - o Change Irt to rst, which means arithmetic right shift by 1
  - R5 stores constant -1.
  - o R6 stores constant 1.
  - o R7 stores constant 64.
  - $\circ$  Ld  $\rightarrow$  3 opcode, 3 dst/src reg, 3 immediate
- Milestone 2
  - Introduction
    - edited to change from a load/store architecture to accumulator architecture.
  - o Operations:

- Name change lsf → Irt
- beq→ jmp
- o Control flow:
  - Branch to hard-coded jump.
- o TODO: add bullet points as necessary
- Milestone 1
  - Initial version
- 1) Your assembler
- 2) If you had not previously completed your Assembly scripts for the 3 programs then you should add that now. Does not need to be debugged yet, that will be your final goal.
- 3) Your machine code corresponding to each programs assembly script.