## **x86**

## **x86**

| Designer           | Intel, AMD                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bits               | 16-bit, 32-bit, and/or 64-bit                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Introduced         | 1978                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Design             | CISC                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Туре               | Register-memory                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Encoding           | Variable (1 to 15 bytes)                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Branching          | Status register                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Endianness         | Little                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Page size          | 8086–i286: None i386, i486: 4 KB pages P5 Pentium: added 4 MB pages (Legacy PAE: 4 KB→2 MB) x86-64: added 1 GB pages.                                                                                                                                                                                          |  |  |  |  |  |
| Extensions         | x87, IA-32, P6, MMX, SSE, SSE2, x86-64, SSE3, SSSE3, SSE4, SSE5, AVX                                                                                                                                                                                                                                           |  |  |  |  |  |
| Open               | Partly. For some advanced features, x86 may require license from Intel; x86-64 may require an additional license from AMD. The 80486 processor has been on the market for over 20 years <sup>[1]</sup> and so cannot be subject to patent claims. This subset of the x86 architecture is therefore fully open. |  |  |  |  |  |
| Registers          |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| General<br>purpose | 16-bit: 6 semi-dedicated registers + BP and SP; 32-bit: 6 GPRs + EBP and ESP; 64-bit: 14 GPRs + RBP and RSP.                                                                                                                                                                                                   |  |  |  |  |  |
| Floating point     | <ul><li>16-bit: Optional separate x87 FPU.</li><li>32-bit: Optional separate or integrated x87 FPU, integrated SSE2 units in later processors.</li><li>64-bit: Integrated x87 and SSE2 units.</li></ul>                                                                                                        |  |  |  |  |  |

The term **x86** refers to a family of instruction set architectures<sup>[2]</sup> based on the Intel 8086 CPU. The 8086 was launched in 1978 as a fully 16-bit extension of Intel's 8-bit based 8080 microprocessor and also introduced segmentation to overcome the 16-bit addressing barrier of such designs. The term x86 derived from the fact that early successors to the 8086 also had names ending in "86". Many additions and extensions have been added to the x86 instruction set over the years, almost consistently with full backward compatibility.<sup>[3]</sup> The



 $architecture\ has\ been\ implemented\ in\ processors\ from\ Intel,\ Cyrix,\ AMD,\ VIA,\ and\ many\ others.$ 

The term is not synonymous with IBM PC compatibility as this implies a multitude of other hardware; embedded systems as well as general-purpose computers used x86 chips before the PC-compatible market started,<sup>[4]</sup> some of them before the IBM PC itself.

As the term became common *after* the introduction of the 80386, it usually implies binary compatibility with the 32-bit instruction set of the 80386. This may sometimes be emphasized as  $x86-32^{[5]}$  to distinguish it either from the original 16-bit "x86-16" or from the 64-bit x86-64. Although most x86 processors used in *new* personal computers and servers have 64-bit capabilities, to avoid compatibility problems with older computers or systems, the term x86-64 (or x64) is often used to denote 64-bit software, with the term x86 implying only 32-bit. [7] [8]

Although the 8086 was primarily developed for embedded systems and small single-user computers, largely as a response to the successful 8080-compatible Zilog Z80, <sup>[9]</sup> the x86 line soon grew in features and processing power. Today, x86 is ubiquitous in both stationary and portable personal computers and has replaced midrange computers and RISC-based processors in a majority of servers and workstations as well. A large amount of software, including operating systems (OSs) such as DOS, Windows, Linux, BSD, Solaris, and Mac OS X supports x86-based hardware.



Intel Core 2 Duo - an example of an x86-compatible, 64-bit multicore processor.



AMD Athlon (early version) - another technically different, but fully compatible, x86 implementation.

Modern x86 is relatively uncommon in embedded systems, however, and small low power applications (using tiny batteries) as well as low-cost microprocessor markets, such as home appliances and toys, lack any significant x86 presence. [10] Simple 8-bit and 16-bit based architectures are common here, although the x86-compatible VIA C7, VIA Nano, AMD's Geode, Athlon Neo, and Intel Atom are examples of 32- and 64-bit designs used in some *relatively* low power and low cost segments.

There have been several attempts, also within Intel itself, to break the market dominance of the "inelegant" x86 architecture that descended directly from the first simple 8-bit microprocessors. Examples of this are the iAPX 432 (alias Intel 8800), the Intel 960, Intel 860 and Intel and Hewlett Packard Itanium architecture. However, the continuous refinement of x86 microarchitectures, circuitry, and semiconductor manufacturing would prove it hard to replace x86 in many segments. AMD's 64 bit extension of x86 (which Intel eventually responded to with a compatible design)<sup>[11]</sup> and the scalability of x86 chips such as the eight-core Intel Xeon and 12-core AMD Opteron is underlining x86 as an example of how continuous refinement of established industry standards can resist the competition from completely new architectures.<sup>[12]</sup>

Note: In the following text, all instances of use of the prefixes kilo/mega/giga/tera are to be understood in the binary (powers-of-1024) sense. See the article on the IEC prefixes (kibi/mebi/gibi/tebi) for details.

## Chronology

The table below lists brands of common<sup>[13]</sup> consumer targeted processors implementing the x86 instruction set, grouped by generations that highlight important points in x86 history. Note: CPU generations are not strict: each generation is roughly marked by significantly improved or commercially successful processor microarchitecture designs.

| Generation | First introduced | Prominent consumer CPU brands                                                              | Linear/physical address space                               | Notable (new) features                                                                                                                                                 |  |  |
|------------|------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | 1978             | Intel 8086, Intel 8088 and clones                                                          | <b>16-bit</b> / 20-bit                                      | First x86 microprocessors                                                                                                                                              |  |  |
|            | 1982             | Intel 80186, Intel 80188 and clones,<br>NEC V20/V30                                        | (segmented)                                                 | Hardware for fast address calculations, fast mul/div, etc.                                                                                                             |  |  |
| 2          |                  | Intel 80286 and clones                                                                     | 16-bit (30-bit virtual) /<br>24-bit (segmented)             | MMU, for protected mode and a larger address space                                                                                                                     |  |  |
| 3 (IA-32)  | 1985             | Intel 80386 and clones, AMD<br>Am386                                                       | <b>32-bit</b> (46-bit virtual) / 32-bit                     | 32-bit instruction set, MMU with paging                                                                                                                                |  |  |
| 4 (FPU)    | 1989             | Intel486 and clones, AMD<br>Am486/Am5x86                                                   |                                                             | RISC-like pipelining, integrated x87 FPU (80-bit), on-chip cache                                                                                                       |  |  |
| 4/5        | 1997             | IDT/Centaur-C6, Cyrix III-Samuel,<br>VIA C3-Samuel2 / VIA C3-Ezra<br>(2001), VIA C7 (2005) |                                                             | In-order, integrated FPU, some models with on-chip L2 cache, MMX, SSE                                                                                                  |  |  |
| 5          | 1993             | Pentium, Pentium MMX, Cyrix 5x86, Rise mP6                                                 |                                                             | Superscalar, 64-bit databus, faster FPU, MMX (2x 32-bit)                                                                                                               |  |  |
| 5/6        | 1996             | AMD K5, Nx586 (1994)                                                                       |                                                             | μ-op translation                                                                                                                                                       |  |  |
| 6          | 1995             | Pentium Pro, Cyrix 6x86, Cyrix<br>MII, Cyrix III-Joshua (2000)                             | As above / 36-bit<br>physical (PAE)                         | μ-op translation, conditional move instructions,<br>Out-of-order, register renaming, speculative<br>execution, PAE (Pentium Pro), in-package L2 cache<br>(Pentium Pro) |  |  |
|            | 1997             | AMD K6/-2/3, Pentium II/III                                                                |                                                             | L3-cache support, 3DNow!, SSE (2× 64-bit)                                                                                                                              |  |  |
|            | 2003             | Pentium M, Intel Core (2006)                                                               |                                                             | optimized for low power                                                                                                                                                |  |  |
| 7          | 1999             | Athlon, Athlon XP                                                                          |                                                             | Superscalar FPU, wide design (up to three x86 instr./clock)                                                                                                            |  |  |
|            | 2000             | Pentium 4                                                                                  |                                                             | deeply pipelined, high frequency, SSE2, hyper-threading                                                                                                                |  |  |
| 7/8        | 2000             | Transmeta Crusoe, Efficeon                                                                 |                                                             | VLIW design with x86 emulator, on-die memory controller                                                                                                                |  |  |
|            | 2004             | Pentium 4 Prescott                                                                         | <b>64-bit</b> / 40-bit physical in first AMD implementation | Very deeply pipelined, very high frequency, SSE3, 64-bit capability (integer CPU) is available only in LGA 775 sockets                                                 |  |  |
|            | 2006             | Intel Core 2                                                                               |                                                             | 64-bit (integer CPU), low power, multi-core, lower clock frequency, SSE4 (Penryn)                                                                                      |  |  |
|            | 2008             | VIA Nano                                                                                   |                                                             | Out-of-order, superscalar, 64-bit (integer CPU),<br>hardware-based encryption, very low power,<br>adaptive power management                                            |  |  |
| 8 (x86-64) | 2003             | Athlon 64, Opteron                                                                         |                                                             | x86-64 instruction set (CPU main integer core),<br>on-die memory controller, hypertransport                                                                            |  |  |

| 8/9     | 2007 | AMD Phenom                                                  | As above / 48-bit physical for AMD | Monolithic quad-core, SSE4a, HyperTransport 3 or OuickPath, native memory controller, on-die L3 |  |  |  |
|---------|------|-------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|
|         | 2008 | Intel Core i3/i5/i7, AMD Phenom II                          | Phenom                             | cache, modular                                                                                  |  |  |  |
|         |      | Intel Atom                                                  |                                    | In-order but highly pipelined, very-low-power, on some models: 64-bit (integer CPU), on-die GPU |  |  |  |
|         | 2011 | AMD Bobcat, Llano                                           |                                    | Out-of-order, 64-bit (integer CPU), on-die GPU, low power (Bobcat)                              |  |  |  |
| 9 (GPU) | 2011 | Intel Sandy Bridge/Ivy Bridge,<br>AMD Bulldozer and Trinity |                                    | SSE5/AVX (4× 64-bit), highly modular design, integrated on-die GPU                              |  |  |  |
|         | 2013 | Intel Larrabee                                              |                                    | Very wide vector unit, LRBni instructions (8× 64-bit)                                           |  |  |  |
|         | 2014 | Intel Haswell                                               |                                    | FMA3 instructions, DDR4                                                                         |  |  |  |

## History

## **Background**

The x86 architecture first appeared as the Intel 8086 CPU released in 1978, a fully 16-bit design based on the earlier 8-bit based 8008 and 8080. Although not binary compatible, it was designed to allow assembly language programs written for these processors (as well as the contemporary 8085) to be mechanically translated into equivalent 8086 assembly. This made the new processor a tempting software migration path for many customers. However, the 16-bit external databus of the 8086 implied fairly significant hardware redesign, as well as other complications and expenses. To address this obstacle, Intel introduced the almost identical 8088, basically an 8086 with an 8-bit external databus that permitted simpler printed circuit boards and demanded fewer (1-bit wide) DRAM chips; it was also more easily interfaced to already established (i.e. low-cost) 8-bit system and peripheral chips. Among other, non-technical factors, this contributed to IBM's decision to build a home computer / personal computer around the 8088, despite a presence of 16-bit microprocessors from Motorola, Zilog, and National Semiconductor (as well as several established 8-bit processors, which was also considered). The resulting IBM PC subsequently took over from Z80-based CP/M systems, Apple IIs, and other popular computers, and became a dominant de-facto standard for personal computers, thus enabling the 8088 and its successors to dominate this large branch of the microprocessor market.

#### iAPX 432 and the 80286

Another factor was that the advanced but non-compatible 32-bit Intel 8800 (alias iAPX 432) failed in the marketplace around the time the original IBM-PC was launched; the new and fast 80286 actually contributed to the disappointment in the performance of the semi-contemporary 8800 in early 1982. (The 80186, launched in parallel with the 80286, was intended for embedded systems, and would therefore have had a large market anyway.) The market failure of the 32-bit 8800 was a significant impetus for Intel to continue to develop more advanced 8086-compatible processors instead, such as the 80386 (a 32-bit extension of the well performing 80286).

#### Other manufacturers

Further information: List of former IA-32 compatible processor manufacturers

At various times, companies such as IBM, NEC, [14] AMD, TI, STM, Fujitsu, OKI, Siemens, Cyrix, Intersil, C&T, NexGen, and UMC started to design and/or manufacture x86 processors intended for personal computers as well as embedded systems. Such x86 implementations are seldom plain copies but often employ different internal microarchitectures as well as different solutions at the electronic and physical levels. Quite naturally, early compatible chips were 16-bit, while 32-bit designs appeared much later. For the personal computer market, real quantities started to appear around 1990 with i386 and i486 compatible processors, often named similarly to Intel's original chips. Other companies, which designed or



Am386 released by AMD in 1991.

manufactured x86 or x87 processors, include ITT Corporation, National Semiconductor, ULSI System Technology, and Weitek.

Following the fully pipelined i486, Intel introduced the Pentium brand name (which, unlike numbers, could be trademarked) for their new line of superscalar x86 designs. With the x86 naming scheme now legally cleared, IBM partnered with Cyrix to produce the 5x86 and then the very efficient 6x86 (M1) and 6x86MX (MII) lines of Cyrix designs, which were the first x86 chips implementing register renaming to enable speculative execution. AMD meanwhile designed and manufactured the advanced but delayed 5k86 (K5), which, *internally*, was heavily based on AMD's earlier 29K RISC design; similar to NexGen's Nx586, it used a strategy where dedicated pipeline stages decode x86 instructions into uniform and easily handled micro-operations, a method that has remained the basis for most x86 designs to this day.

Some early versions of these chips had heat dissipation problems. The 6x86 was also affected by a few minor compatibility issues, the Nx586 lacked a floating point unit (FPU) and (the then crucial) pin-compatibility, while the K5 had somewhat disappointing performance when it was (eventually) launched. A low customer awareness of alternatives to the Pentium line further contributed to these designs being comparatively unsuccessful, despite the fact that the K5 had very good Pentium compatibility and the 6x86 was significantly faster than the Pentium on integer code. AMD later managed to establish itself as a serious contender with the K6 line of processors, which gave way to the highly successful Athlon and Opteron. There were also other contenders, such as Centaur Technology (formerly IDT), Rise Technology, and Transmeta. VIA Technologies' energy efficient C3 and C7 processors, which were designed by Centaur, have been sold for many years. Centaur's newest design, the VIA Nano, is their first processor with superscalar and speculative execution. It was, perhaps interestingly, introduced at about the same time as Intel's first "in-order" processor since the P5 Pentium, the Intel Atom.

#### **Extensions of word size**

The instruction set architecture has twice been extended to a larger word size. In 1985, Intel released the 32-bit 80386 (later known as i386) which gradually replaced the earlier 16-bit chips in computers (although typically not in embedded systems) during the following years; this extended programming model was originally referred to as *the i386 architecture* (like its first implementation) but Intel later dubbed it IA-32 when introducing its (unrelated) IA-64 architecture. In 1999-2003, AMD extended this 32-bit architecture to 64 bits and referred to it as x86-64 in early documents and later as AMD64. Intel soon adopted AMD's architectural extensions under the name IA-32e which was later renamed EM64T and finally Intel 64. Among these five names, the original x86-64 is probably the most commonly used, although Microsoft and Sun Microsystems also use the term x64...

## **Overview**

## **Basic properties of the architecture**

The x86 architecture is a variable instruction length, primarily two-address "CISC" design with emphasis on backward compatibility. The instruction set is not typical CISC, however, but basically an extended and orthogonalized version of the simple eight-bit 8008 and 8080 architectures. Byte-addressing is supported and words are stored in memory with little-endian byte order. Memory access to unaligned addresses is allowed for all supported word sizes. The largest native size for integer *arithmetic* and memory addresses (or offsets) is 16, 32, or 64 bits depending on architecture generation (newer processors include direct support for smaller integers as well). Multiple scalar values can be handled simultaneously via the SIMD unit present in later generations, as described below. [16] Immediate addressing offsets and immediate data may be expressed as 8-bit quantities for the frequently occurring cases or contexts where a -128..127 range is enough. Typical instructions are therefore 2 or 3 bytes in length (although some are much longer, and some are single-byte).

To further conserve encoding space, most registers are expressed in opcodes using three bits, and at most one operand to an instruction can be a memory location (some highly orthogonal "CISC" designs, such as the PDP-11, may use two). However, this memory operand may also be the *destination* (or a combined *source* and *destination*), while the other operand, the *source*, can be either *register* or *immediate*. Among other factors, this contributes to a code footprint that rivals eight-bit machines and enables efficient use of instruction cache memory. The relatively small number of general registers (also inherited from its 8-bit ancestors) has made register-relative addressing (using small immediate offsets) an important method of accessing operands, especially on the stack. Much work has therefore been invested in making such accesses as fast as register accesses, i.e. a one cycle instruction throughput, in most circumstances where the accessed data is available in the top-level cache.

#### Floating point and SIMD

A dedicated floating point processor with 80-bit internal registers, the 8087, was developed for the original 8086. This chip subsequently developed into the extended 80387, and later processors incorporated a backward compatible version of this functionality on the same chip as the main processor. In addition to this, modern x86 designs also contain a SIMD-unit (see SSE below) where instructions can work in parallel on (one or two) 128-bit words, each containing 2 or 4 floating point numbers (each 64 or 32 bits wide respectively), or alternatively, 2, 4, 8 or 16 integers (each 64, 32, 16 or 8 bits wide respectively). The wide SIMD registers means that existing x86 processors can load or store up to 128 bits of memory data in a single instruction and also perform bitwise operations (although not integer arithmetic<sup>[17]</sup>) on full 128-bits quantities in parallel. Planned x86 processors will have 256-bit SIMD operations (including 256-bit memory load and store).

#### **Current implementations**

During execution, current x86 processors employ a few extra decoding steps to split most instructions into smaller pieces (micro-operations). These are then handed to a control unit that buffers and schedules them in compliance with x86-semantics so that they can be executed, partly in parallel, by one of several (more or less specialized) execution units. These modern x86 designs are thus superscalar, and also capable of out of order and speculative execution (via register renaming), which means they may execute multiple (partial or complete) x86 instructions simultaneously, and not necessarily in the same order as given in the instruction stream.

When introduced, this approach was sometimes referred to as a "RISC core" or as "RISC translation", partly for marketing reasons, but also because these micro-operations share some properties with certain types of RISC instructions. However, *traditional* microcode (used since the 1950s) also inherently shares many of the same properties; the new approach differs mainly in that the translation to micro-operations now occurs asynchronously. Not having to synchronize the execution units with the decode steps opens up possibilities for more analysis of the

(buffered) code stream, and therefore permits detection of operations that can be performed in parallel, simultaneously feeding more than one execution unit.

The latest processors also do the opposite when appropriate; they combine certain x86 sequences (such as a compare followed by a conditional jump) into a more complex micro-op which fits the execution model better and thus can be executed faster or with less machine resources involved.

Another way to try to improve performance is to cache the decoded micro-operations, so the processor can directly access the decoded micro-operations from a special cache, instead of decoding them again. The Execution Trace Cache found in Intel's NetBurst Microarchitecture (Pentium 4) is so far the only widespread example of this technique.

Transmeta use a completely different method in their x86 compatible CPUs. They use just-in-time translation to convert x86 instructions to the CPU's native instructions. Transmeta argues that their approach allows for more power efficient designs since the CPU can forgo the complicated decode step of more traditional x86 implementations.

## **Segmentation**

Further information: x86 memory segmentation

Minicomputers during the late 1970s were running up against the 16-bit 64-KB address limit, as memory had become cheaper. Some minicomputers like the PDP-11 used complex bank-switching schemes, or, in the case of Digital's VAX, redesigned much more expensive processors which could directly handle 32-bit addressing and data. The original 8086, developed from the simple 8080 microprocessor and primarily aiming at very small and inexpensive computers and other specialized devices, instead adopted simple segment registers which increased the memory address width by only 4 bits. By multiplying a 64-KB address by 16, the 20-bit address could address a total of one megabyte (1,048,576 bytes) which was quite a large amount for a small computer at the time. The concept of segment registers was not new to many mainframes which used segment registers to quickly swap to different tasks. In practice, on the x86 it was (is) a much-criticized implementation which greatly complicated many common programming tasks and compilers. However, the architecture soon allowed linear 32-bit addressing (starting with the 80386 in late 1985) but major actors (such as Microsoft) took many years to convert their 16-bit based systems. The 80386 (and 80486) was therefore largely used as a fast (but still 16-bit based) 8086 for many years.

Data and/or code could be managed within "near" 16-bit segments within this 1 MB address space, or a compiler could operate in a "far" mode using 32-bit segment:offset pairs reaching (only) 1 MB. While that would also prove to be quite limiting by the mid-1980s, it was working for the emerging PC market, and made it very simple to translate software from the older 8008, 8080, 8085, and Z80 to the newer processor. In 1985, the 16-bit segment addressing model was effectively factored out by the introduction of 32-bit offset registers, in the 386 design.

In real mode, segmentation is achieved by shifting the segment address left by 4 bits and adding an offset in order to receive a final 20-bit address. For example, if DS is A000h and SI is 5677h, DS:SI will point at the absolute address DS  $\times$  10h + SI = A5677h. Thus the total address space in real mode is  $2^{20}$  bytes, or 1 MB, quite an impressive figure for 1978. All memory addresses consist of both a segment and offset; every type of access (code, data, or stack) has a default segment register associated with it (for data the register is usually DS, for code it is CS, and for stack it is SS). For data accesses, the segment register can be explicitly specified (using a segment override prefix) to use any of the four segment registers.

In this scheme, two different segment/offset pairs can point at a single absolute location. Thus, if DS is A111h and SI is 4567h, DS:SI will point at the same A5677h as above. This scheme makes it impossible to use more than four segments at once. CS and SS are vital for the correct functioning of the program, so that only DS and ES can be used to point to data segments outside the program (or, more precisely, outside the currently-executing segment of the program) or the stack.

In protected mode, a segment register no longer contains the physical address of the beginning of a segment, but contain a "selector" that points to a system-level structure called a *segment descriptor*. A segment descriptor contains the physical address of the beginning of the segment, the length of the segment, and access permissions to that segment. The offset is checked against the length of the segment, with offsets referring to locations outside the segment causing an exception. Offsets referring to locations inside the segment are combined with the physical address of the beginning of the segment to get the physical address corresponding to that offset.

The segmented nature can make programming and compiler design difficult because the use of near and far pointers affects performance.

## Addressing modes

Addressing modes for 16-bit x86 processors can be summarized by this formula:

$$egin{dcases} CS: \\ DS: \\ SS: \\ ES: \end{bmatrix} igg[ igg\{ BX \\ BP igg\} igg] + igg[ igg\{ SI \\ DI igg\} igg] + ext{[displacement]}$$

Addressing modes for 32-bit address size on 32-bit or 64-bit x86 processors can be summarized by this formula:

$$egin{pmatrix} CS: \ DS: \ SS: \ SS: \ SS: \ SS: \ ESP \ ESI \ GS: \ \end{pmatrix} egin{pmatrix} EAX \ EBX \ ECX \ EDX \ ESP \ ESI \ EDI \ \end{pmatrix} + egin{bmatrix} EAX \ EBX \ ECX \ EDX \ ESI \ EDI \ \end{pmatrix} * egin{pmatrix} 1 \ 2 \ 4 \ 8 \ \end{pmatrix} + [ ext{displacement}]$$

Addressing modes for 64-bit code on 64-bit x86 processors can be summarized by these formulas:

$$\begin{cases} : \\ FS : \\ GS : \end{cases} [\text{general register}] + \left[ \text{general register} * \begin{cases} 1\\2\\4\\8 \end{cases} \right] + [\text{displacement}]$$

and

$$RIP + [displacement]$$

The second type of addressing in 64-bit code (relative to RIP, the instruction pointer) makes implementation of position-independent code easier (as used in shared libraries in some operating systems).

The 8086 had 64 KB of 8-bit (or alternatively 32 K-word of 16-bit) I/O space, and a 64 KB (one segment) stack in memory supported by hardware. Only words (2 bytes) can be pushed to the stack. The stack grows downwards (toward numerically lower addresses), its bottom being pointed by SS:SP. There are 256 interrupts, which can be invoked by both hardware and software. The interrupts can cascade, using the stack to store the return address.

## x86 registers

For a description of the general notion of a CPU register, see Processor register.

#### **16-bit**

The original Intel 8086 and 8088 have fourteen 16-bit registers. Four of them (AX, BX, CX, DX) are general-purpose registers (GPRs; although each may have an additional purpose: for example only CX can be used as a counter with the *loop* instruction). Each can be accessed as two separate bytes (thus BX's high byte can be accessed as BH and low byte as BL). There are two pointer registers: SP which points to the top of the stack and BP (base pointer) which is used to point at some other place in the stack, typically above the local variables. Two registers (SI and DI) are for array indexing.

Four segment registers (CS, DS, SS and ES) are used to form a memory address. The FLAGS register contains flags such as carry flag, overflow flag and zero flag. Finally, the instruction pointer (IP) points to the next instruction that will be fetched from memory and then executed. This register cannot be directly accessed (read or write) by a program.

In the Intel 80286, three special registers hold descriptor table addresses (GDTR, LDTR, IDTR), and a fourth task register (TR).

#### 32-bit

With the advent of the 32-bit 80386 processor, the 16-bit general-purpose registers, base registers, index registers, instruction pointer, and FLAGS register, but not the segment registers, were expanded to 32 bits. This is represented by prefixing an "E" (for **Extended**) to the register names in x86 assembly language. Thus, the AX register corresponds to the lowest 16 bits of the new 32-bit EAX register, SI corresponds to the lowest 16 bits of ESI, and so on. The general-purpose registers, base registers, and index registers can all be used as the base in addressing modes, and all of those registers except for the stack pointer can be used as the index in addressing modes.

Two new segment registers (FS and GS) were added. With a greater number of registers, instructions and operands, the machine code format was expanded. To provide backward compatibility, segments with executable code can be marked as containing either 16-bit or 32-bit instructions. Special prefixes allow inclusion of 32-bit instructions in a 16-bit segment or vice versa.

With the 80486 a floating-point processing unit (FPU) was added, with eight 80-bit wide registers: st(0) to st(7). With the Pentium II, eight 64-bit MMX integer registers were added (MMX0 to MMX7, which share lower bits with the 80-bit-wide FPU stack). With the Pentium III, a 32-bit Streaming SIMD Extensions (SSE) control/status register (MXCSR) and eight 128-bit SSE floating point registers (XMM0 to XMM7) were added. [18]

## 64-bit

Starting with the AMD Opteron processor, the x86 architecture extended the 32-bit registers into 64-bit registers in a way similar to how the 16 to 32-bit protected mode extension was done (RAX, RBX, RCX, RDX, RSI, RDI, RBP, RSP, RFLAGS, RIP), and eight additional 64-bit general registers (R8-R15) were also introduced in the creation of x86-64. However, these extensions are only usable in 64-bit mode, which is one of the two modes only available in long mode. The addressing modes were not dramatically changed from 32-bit mode, except that addressing was extended to 64 bits, virtual addresses are now sign extended to 64 bits in order to disallow mode bits in virtual addresses which have proven troublesome in other architectures that had their physical memory address architecture extended into addressing areas that have been used for mode bits, and other selector details were dramatically reduced. In addition, an addressing mode was added to allow memory references relative to RIP (the instruction pointer), to ease the implementation of position-independent code, used in shared libraries in some operating systems.

#### Miscellaneous/special purpose

x86 processors (starting with the 80386) also include various special/miscellaneous registers such as control registers (CR0 through 4, CR8 for 64-bit only), debug registers (DR0 through 3, plus 6 and 7), test registers (TR3 through 7; 80486 only), descriptor registers (GDTR, LDTR, IDTR), a task register (TR), and model-specific registers (MSRs, appearing with the Pentium).

#### **Purpose**

Although the main registers (with the exception of the instruction pointer) are "general-purpose" and can be used for anything, it was envisioned that they be used for the following purposes:

- · A: Accumulator
- B: Base index (for use with arrays)
- C: Counter
- D: Data/general
- SI: Source index for string operations.
- DI: Destination index for string operations.
- SP: Stack pointer for top address of the stack.
- BP: Stack base pointer for holding the address of the current stack frame.
- IP: Instruction pointer. Holds the program counter, the current instruction address.

#### Segment registers:

- CS: Code
- · DS: Data
- · SS: Stack
- ES: Extra
- FS
- GS

No particular purposes were envisioned for the other 8 registers available only in 64-bit mode.

Some instructions compiled and executed more efficiently when using these registers for their designed purpose. For example, using AL as an accumulator and adding an immediate byte value to it produces the efficient *add to AL* opcode of 04h, whilst using the BL register produces the generic and longer *add to register* opcode of 80C3h. Another example is double precision division and multiplication that works specifically with the AX and DX registers.

Modern compilers benefited from the introduction of the *sib* byte (*scaled index byte*) that allows registers to be treated uniformly (minicomputer-like). Some special instructions lost priority in the hardware design and became slower than equivalent small code sequences. A notable example is the LODSW instruction.

#### **Structure**

## General Purpose Registers (A, B, C and D)



## 64-bit mode-only General Purpose Registers (R8, R9, R10, R11, R12, R13, R14, R15)



Segment Registers (C, D, S, E, F and G)



Pointer Registers (S and B)

| 64  | 56  | 48 | 40 | 32 | 24 | 16 | 8   |  |
|-----|-----|----|----|----|----|----|-----|--|
| R?P |     |    |    |    |    |    |     |  |
|     | E?P |    |    |    |    |    |     |  |
|     |     |    |    | ?P |    |    |     |  |
|     |     |    |    |    |    |    | ?PL |  |

Note: The ?PL registers are only available in 64-bit mode.

**Index Registers (S and D)** 



Note: The ?IL registers are only available in 64-bit mode.

#### **Instruction Pointer Register (I)**

| 64  | 56  | 48 | 40 | 32 | 24 | 16 | 8 |
|-----|-----|----|----|----|----|----|---|
| R?P |     |    |    |    |    |    |   |
|     | E?P |    |    |    |    |    |   |
|     |     |    |    |    |    | ?I | ) |

## **Operating modes**

#### Real mode

Real mode is an operating mode of 8086 and later x86-compatible CPUs. Real mode is characterized by a 20 bit segmented memory address space (meaning that only 1 MB of memory can be addressed), direct software access to BIOS routines and peripheral hardware, and no concept of memory protection or multitasking at the hardware level. All x86 CPUs in the 80286 series and later start up in real mode at power-on; 80186 CPUs and earlier had only one operational mode, which is equivalent to real mode in later chips.

In order to use more than 64 KB of memory, the segment registers must be used. This created great complications for compiler implementors who introduced odd pointer modes such as "near", "far" and "huge" to leverage the implicit nature of segmented architecture to different degrees, with some pointers containing 16-bit offsets within implied segments and other pointers containing segment addresses and offsets within segments.

#### **Protected mode**

In addition to real mode, the Intel 80286 supports protected mode, expanding addressable physical memory to 16 MB and addressable virtual memory to 1 GB, and providing protected memory, which prevents programs from corrupting one another. This is done by using the segment registers only for storing an index to a segment table. There were two such tables, the Global Descriptor Table (GDT) and the Local Descriptor Table (LDT), each holding up to 8192 segment descriptors, each segment giving access to 64 KB of memory. The segment table provided a 24-bit base address, which can be added to the desired offset to create an absolute address. Each segment can be assigned one of four ring levels used for hardware-based computer security.

The Intel 80386 introduced support in protected mode for paging, a mechanism making it possible to use paged virtual memory.

Paging is used extensively by modern multitasking operating systems. Linux, 386BSD and Windows NT were developed for the 386 because it was the first Intel architecture CPU to support paging and 32-bit segment offsets. The 386 architecture became the basis of all further development in the x86 series.

x86 processors that support protected mode boot into real mode for backward compatibility with the older 8086 class of processors. Upon power-on (a.k.a. booting), the processor initializes in real mode, and then begins executing instructions. Operating system boot code, which might be stored in ROM, may place the processor into the protected mode to enable paging and other features. The instruction set in protected mode is backward compatible with the one used in real mode.

#### Virtual 8086 mode

Further information: Virtual 8086 mode

There is also a sub-mode of operation in 32-bit protected mode, called *virtual 8086 mode*. This is basically a special hybrid operating mode that allows real mode programs and operating systems to run while under the control of a protected mode supervisor operating system. This allows for a great deal of flexibility in running both protected mode programs and real mode programs simultaneously. This mode is exclusively available for the 32-bit version of protected mode; virtual 8086 mode does not exist in the 16-bit version of protected mode, or in long mode.

#### Long mode

By 2002, it was obvious that the 32-bit address space of the x86 architecture was limiting its performance in applications requiring large data sets. A 32-bit address space would allow the processor to directly address only 4 GB of data, a size surpassed by applications such as video processing and database engines, while using the 64-bit address, one can directly address 16,777,216 TB (or 16 billion GB) of data, although most 64-bit architectures don't support access to the full 64-bit address space (AMD64, for example, supports only 48 bits, split into 4 paging levels, from a 64-bit address).

AMD developed the extension of the 32-bit x86 architecture to 64-bit that is currently used in x86 processors, initially calling it x86-64, later renaming it AMD64. The Opteron, Athlon 64, Turion 64, and later Sempron families of processors use this architecture. The success of the AMD64 line of processors coupled with the lukewarm reception of the IA-64 architecture forced Intel to release its own implementation of the AMD64 instruction set. Intel had previously implemented support for AMD64<sup>[19]</sup> but opted not to enable it in hopes that AMD would not bring AMD64 to market before Itanium's new IA-64 instruction set was widely adopted. It branded its implementation of AMD64 as EM64T, and later re-branded it Intel 64.

In its literature and product version names, Microsoft and Sun refer to AMD64/Intel 64 collectively as *x64* in the Windows and Solaris operating systems respectively. Linux distributions refer to it either as "x86-64", its variant "x86-64", or "amd64". BSD systems use "amd64" while Mac OS X uses "x86-64".

Long mode is mostly an extension of the 32-bit instruction set, but unlike the 16-to-32-bit transition, many instructions were dropped in the 64 bit mode. This does not affect actual binary backward compatibility (which would execute legacy code in other modes that retain support for those instructions), but it changes the way assembler and compilers for new code have to work.

This was the first time that a *major* extension of the x86 architecture was initiated and originated by a manufacturer other than Intel. It was also the first time that Intel accepted technology of this nature from an outside source.

#### **Extensions**

#### Floating point unit

Further information: Floating point unit

Early x86 processors could be extended with floating-point hardware in the form of a series of floating point numerical co-processors with names like 8087, 80287 and 80387. With very few exceptions, the 80486 and subsequent x86 processors then integrated this x87 functionality on chip which made the x87 instructions a de facto integral part of the x86 instruction set.

Each x87 register, known as ST(0) through ST(7), is 80 bits wide and stores numbers in the IEEE floating-point standard double extended precision format. These registers are organized as a stack with ST(0) as the top. This was done in order to conserve opcode space, and the registers are therefore randomly accessible only for either operand in a register-to-register arithmetic instruction; ST0 must always be one of the two operands, either the source or the destination, regardless of whether the other operand is ST(x) or a memory operand.

#### **MMX**

MMX is a SIMD instruction set designed by Intel, introduced in 1997 for the Pentium MMX microprocessor. The MMX instruction set was developed from a similar concept first used on the Intel i860. It is supported on most subsequent IA-32 processors by Intel and other vendors. MMX is typically used for video processing (in "multimedia" applications for instance).

MMX added 8 new "registers" to the architecture, known as MM0 through MM7 (henceforth referred to as *MMn*). In reality, these new "registers" were just aliases for the existing x87 FPU stack registers. Hence, anything that was done to the floating point stack would also affect the MMX registers. Unlike the FP stack, these MMn registers were fixed, not relative, and therefore they were randomly accessible. The instruction set did not adopt the stack-like semantics so that existing operating systems could still correctly save and restore the register state when multitasking without modifications.

Each of the MMn registers are 64-bit integers. However, one of the main concepts of the MMX instruction set is the concept of *packed data types*, which means instead of using the whole register for a single 64-bit integer (quadword), one may use it to contain two 32-bit integers (doubleword), four 16-bit integers (word) or eight 8-bit integers (byte). Also the MMX's 64-bit MMn registers are aliased to the FPU stack, and each of the floating point registers are 80 bits wide, meaning that the upper 16 bits of the floating point registers are unused in MMX. These bits are set to all ones by any MMX instruction, which correspond to the floating point representation of NaNs or infinities.

#### 3DNow!

In 1997 AMD introduced 3DNow! The introduction of this technology coincided with the rise of 3D entertainment applications and was designed to improve the CPU's vector processing performance of graphic-intensive applications. 3D video game developers and 3D graphics hardware vendors use 3DNow! to enhance their performance on AMD's K6 and Athlon series of processors.

3DNow! was designed to be the natural evolution of MMX from integers to floating point. As such, it uses exactly the same register naming convention as MMX, that is MM0 through MM7. The only difference is that instead of packing integers into these registers, two single precision floating point numbers are packed into each register. The advantage of aliasing the FPU registers is that the same instruction and data structures used to save the state of the FPU registers can also be used to save 3DNow! register states. Thus no special modifications are required to be made to operating systems which would otherwise not know about them.

#### **SSE**

In 1999, Intel introduced the Streaming SIMD Extensions (SSE) instruction set, following in 2000 with SSE2. The first addition allowed offloading of basic floating-point operations from the x87 stack and the second made MMX almost obsolete and allowed the instructions to be realistically targeted by conventional compilers. Introduced in 2004 along with the *Prescott* revision of the Pentium 4 processor, SSE3 added specific memory and thread-handling instructions to boost the performance of Intel's HyperThreading technology. AMD licensed the SSE3 instruction set and implemented most of the SSE3 instructions for its revision E and later Athlon 64 processors. The Athlon 64 does not support HyperThreading and lacks those SSE3 instructions used only for HyperThreading.

SSE discarded all legacy connections to the FPU stack. This also meant that this instruction set discarded all legacy connections to previous generations of SIMD instruction sets like MMX. But it freed the designers up, allowing them to use larger registers, not limited by the size of the FPU registers. The designers created eight 128-bit registers, named XMM0 through XMM7. (*Note*: in AMD64, the number of SSE XMM registers has been increased from 8 to 16.) However, the downside was that operating systems had to have an awareness of this new set of instructions in order to be able to save their register states. So Intel created a slightly modified version of Protected mode, called Enhanced mode which enables the usage of SSE instructions, whereas they stay disabled in regular Protected mode. An OS that is aware of SSE will activate Enhanced mode, whereas an unaware OS will only enter

into traditional Protected mode.

SSE is a SIMD instruction set that works only on floating point values, like 3DNow!. However, unlike 3DNow! it severs all legacy connection to the FPU stack. Because it has larger registers than 3DNow!, SSE can pack twice the number of single precision floats into its registers. The original SSE was limited to only single-precision numbers, like 3DNow!. The SSE2 introduced the capability to pack double precision numbers too, which 3DNow! had no possibility of doing since a double precision number is 64-bit in size which would be the full size of a single 3DNow! MMn register. At 128 bits, the SSE XMMn registers could pack two double precision floats into one register. Thus SSE2 is much more suitable for scientific calculations than either SSE1 or 3DNow!, which were limited to only single precision. SSE3 does not introduce any additional registers.

#### **Physical Address Extension (PAE)**

Physical Address Extension or PAE was first added in the Intel Pentium Pro, to allow an additional 4 bits of physical addressing in 32-bit protected mode. The size of memory in Protected mode is usually limited to 4 GB. Through tricks in the processor's page and segment memory management systems, x86 operating systems may be able to access more than 32-bits of address space, even without the switchover to the 64-bit paradigm. This mode does not change the length of segment offsets or linear addresses; those are still only 32 bits.

#### x64

In April 2003, AMD released the first x86 processor with 64-bit physical memory address registers capable of addressing much more than 4 GB of memory using the new x86-64 extension (also known as x64). Intel introduced its first x86-64 processor in July 2004.

x86-64 had been preceded by another architecture employing 64-bit memory addressing: Intel introduced Itanium in 2001 for the high-performance computing market. However, Itanium was incompatible with x86 and is less widely used today. x86-64 also introduced the NX bit, which offers some protection against security bugs caused by buffer overruns.

#### Virtualization

Until recently, the x86 architecture did not meet the Popek and Goldberg requirements - a specification for virtualization created in 1974 by Gerald J. Popek and Robert P. Goldberg. Nevertheless, there are several commercial x86 virtualization products, such as VMware vSphere, VMware Workstation, Parallels, Microsoft Hyper-V Server, and Microsoft Virtual PC. Among the open source virtualization projects, most notable are QEMU/KQEMU, VirtualBox, and Xen.

Intel and AMD have introduced x86 processors with hardware-based virtualization extensions that overcome the classical virtualization limitations of the x86 architecture. These extensions are known as Intel VT (code named "Vanderpool") and AMD-V (code named "Pacifica"). [20] This is expected to change as the technology matures.

## **Notes and references**

[1] 80486 32-bit CPU breaks new ground in chip density and operating performance. (Intel Corp.) (product announcement) EDN | May 11, 1989 | Pryce, Dave

- [2] Unlike the microarchitecture (and specific electronic and physical implementation) used for a specific chip design.
- [3] Intel abandoned its "x86" naming scheme with the *P5 Pentium* in 1993 (as *numbers* could not be trademarked). However, the term x86 was already firmly established among technicians, compiler writers etc.
- [4] the GRID Compass laptop, for instance
- [5] See (http://www.oracle-base.com/articles/misc/Solaris10X86-32Installation.php), for instance
- [6] Intel uses IA-32 and Intel 64 (formerly EM64T or IA-32e) for x86 and x86-64 respectively. Likewise, AMD today prefers AMD64 over the x86-64 name it once introduced.
- [7] "Linux\* Kernel Compiling" (http://web.archive.org/web/20070606034724/http://www.intel.com/cd/ids/developer/asmo-na/eng/182333.htm?page=4). Intel. Archived from the original (http://www.intel.com/cd/ids/developer/asmo-na/eng/182333.htm?page=4) on 2007-06-06. Retrieved 2007-09-04.
- [8] "Intel Web page search result for "x64"" (http://mysearch.intel.com/corporate/default.aspx?culture=en-US&q=x64&searchsubmit.x=21&searchsubmit.y=11). . Retrieved 2007-09-04.
- [9] Birth of a Standard: The Intel 8086 Microprocessor (http://www.pcworld.com/article/146957/birth\_of\_a\_standard\_the\_intel\_8086\_microprocessor.html)
- [10] The embedded processor market is populated by more than 25 different architectures, which, due to the price sensitivity, low power and hardware simplicity requirements, outnumber the x86.
- [11] "Time and again, processor architects have looked at the inelegant x86 architecture and declared it cannot be stretched to accommodate the latest innovations," said Nathan Brookwood, principal analyst, Insight 64. (http://bwrc.eecs.berkeley.edu/CIC/announce/1999/k8.annc. html)
- [12] Microsoft to End Intel Itanium Support (http://www.eweek.com/c/a/IT-Infrastructure/Microsoft-to-End-Intel-Itanium-Support-370349/
- [13] "Microprocessor Hall of Fame" (http://web.archive.org/web/20070706032836/http://www.intel.com/museum/online/hist\_micro/hof/). Intel. Archived from the original (http://www.intel.com/museum/online/hist\_micro/hof/) on 2007-07-06. Retrieved 2007-08-11.
- [14] The NEC V20 and V30 also provided the older 8080 instruction set, allowing PC equipped with these chips to run CP/M applications at full speed (i.e. without the need to simulate a 8080 in software).
- [15] It had a slower FPU however, which is slightly ironic as Cyrix started out as a designer of fast Floating point units for x86 processors.
- [16] 16-bit and 32-bit chips were introduced in 1978 and 1985 respectively; plans for 64-bit was announced in 1999 and gradually introduced from 2003 and onwards.
- [17] That is because integer arithmetic generates carry between subsequent bits (unlike simple bitwise operations).
- [18] Intel 64 and IA-32 Architectures Software Developer's Manual, Vol. 1 (http://www.intel.com/Assets/PDF/manual/253665.pdf), p. 2-33 (2009)
- [19] Intel's Yamhill Technology: x86-64 compatible | Geek.com (http://www.geek.com/intels-yamhill-technology-x86-64-compatible/)
- [20] Adams, Keith; and Agesen, Ole (2006-21-2006). "A Comparison of Software and Hardware Techniques for x86 Virtualization" (http://www.vmware.com/pdf/asplos235\_adams.pdf). Proceedings of the International Conference on Architectural Support for Programming Languages and Operating Systems, San Jose, CA, USA, 2006. ACM 1-59593-451-0/06/0010. Retrieved 2006-12-22.

## Further reading

Rosenblum, Mendel; and Garfinkel, Tal (May, 2005). "Virtual machine monitors: current technology and future trends" (http://ieeexplore.ieee.org/iel5/2/30853/01430630.pdf?tp=&isnumber=&arnumber=1430630).
 IEEE Computer, volume 38, issue 5.

#### **External links**

- 25 Years of Intel Architecture (http://www.intel.com/museum/corporatetimeline/index.htm?iid=about+ ln\_history)
- x86 CPUs guide (http://www.x86-guide.com/)

# **Article Sources and Contributors**

x86 Source: http://en.wikipedia.org/w/index.php?oldid=463993649 Contributors: 212.25.85.xxx, 24.49.40.xxx, A.M.962, AGToth, Abdull, Abdulshafy, Abed pacino, Acather96, AcidPenguin9873, Adicarlo, Afed, Ahoerstemeier, Aizuku, Aionlime, Alai, AlanCox, Alecy, Alexthe5th, Ali@gwc.org.uk, Alinor, AlistairMcMillan, Alliumnsk, AlphaPyro, Aluvus, An Sealgair, Anastrophe, Andyluciano, Angelic Wraith, AnnaFrance, Anon2, AnonMoos, Anss123, Arch dude, Aren, Arndbergmann, Arto B, AshCokeandDash, Ausir, Austin Hair, Austin512, Bachcell, Bad Byte, Balabiot, BarretBonden, Bbbl67, Beinsane, Beland, Benandorsqueaks, Benbucksch, Bender235, Benwing, Binrapt, BioTube, Bitterpeanut, Boatmurdered, Bobo192, Bookandcoffee, Brouhaha, Burnte, C xong, CTho, Callmejosh, Calltech, Camembert, CanisRufus, Carey Evans, CarlHewitt, Celtic Minstrel, Centrx, CesarB, Chealer, Chris S, Christian List, Cimon Avaro, Ckatz, Cliffster1, Conversion script, CoolingGibbon, Cosmopolitan, Courcelles, Cprussin, Crusadeonilliteracy, Cspan64, Cthompson, Curps, DARTH SIDIOUS 2, DHR, DIG, Da rulz07, Dan100, DanMatthewsUK, David Gerard, Demitsu, Denniss, Derek Ross, Dethme0w, DiThi, Diomidis Spinellis, Dittaeva, Dogbertwp, Dojarca, Doktorspin, Doradus, Doru001, Drtaylor175, Dyl, Dysprosia, Długosz, Edwy, Eeppeliteloop, Elockid, Emperorbma, Enochlau, Eouw0o83hf, Epitome83, Estr4ng3d, Evaders99, Evice, Eyreland, Feezo, Fellix, Femto, FleetCommand, Fnagaton, Frap, Fresheneesz, Fsiler, Furrykef, Gadfium, Gblaz, Gdr, Genxius, Gf uip, Giftlite, GoingBatty, Golbez, Goodone 121, Graham 87, GrevCat, Guy Harris, Hairy Dude, Halmstad, Ham Imjustmatthew, Inka 888, Instigate cjsc (Narine), Iridescent, IsaacGS, Itavis, JakFrost273, Jakew, JamesBWatson, Jasper Deng, Jdavidb, Jdwinx, Jed S, Jengelh, Jerome Charles Potts, Jerryobject, Jerzy, Jesse Viviano, Jfmantis, Jhansonxi, Jimmi Hugh, Joanjoc, Joemofo619, Joeycbulk, Johnruble, JonHarder, Josh the Nerd, Joshua Boniface, Jpkotta, Jushmai, Jwy, Kamasutra, Kbdank71 Kbolino, KeepltClean, Kin kad, Koffieyahoo, Koopa turtle, LAX, Larry V, Leidegren, Letdorf, Lightmouse, Linuxrocks123, LobStoR, LokiClock, Lovely Chris, LuisVilla, Luna Santin, MER-C, Mac, MaetlSan, Mahjongg, MainFrame, Markpeak, MarkusQ, Markustwofour, Matt Gies, MattGiuca, Maury Markowitz, Max Naylor, Maxfield, Mecanismo, Meetabu, Mex Ray Trex, Michael 93555, Mike Schwartz, Mike 92591, Mike Vitale, Mirror Vax, Miyagawa, Mmernex, Mmore, Modster, Mongol, Morio, Moxfyre, Mrholybrain, Mschlindwein, Neelix, NeonMerlin, NevemTeve, Nick L., Nikai, Ninly, Nono64, Ntsimp, Oddity-, Opterongeek, Optim, Pac72, Paracel63, PaulHanson, Pb30, Pcap, Peashy, Pengo, PeterC, Philgp, PierreAbbat, PigFlu Oink, PlayStation 69, PleaseStand, Public Menace, Quanticles, Rn'B, R. S. Shaw, Rahuloof, Ramu50, Raysonho, Rdsmith4, Remi0o, Resuna, Richardcavell, Rik G., RingtailedFox, Roadrunner, Roadstaa, Robert Bond, Robert Merkel, Rory096, Rowan Moore, Ruud Koot, SHeumann, SJP, Saaya, Sakurambo, Samrolken, Sarenne, Scalene, Scientus, Scootey, ScottJ, Shardsofmetal, SheeEttin, Shornby, Sigma 7, Simishag, SimonP, Sin-man, Singerboi22, Sjgooch, Slightsmile, Slreynolds, SmackEater, Smaffy, Snickerdo, Sonett72, SpaceFlight89, SparsityProblem, Spencer, Stan Shebs, Steeltoe, Stefan B, StuartBrady, SunCreator, Suruena, Svick, Tanner Swett, Tazpa, Teemu Ruskeepää, Tene, Tetraedycal, Thalter, The Anome, Thunder Wolf, Thunderbird2, Tim Starling, TimBentley, Timc, Timmh, Tonkatsu182, Torzsmokus, Triskelios, Txuspe, Ubern00b, Ultimus, Uncle G, Universalcosmos, Urhixidur, Uriyan, Uzume, Vezhlys, Virtlink, Vivio Testarossa, Vugluskr, Wernher, Wiarthurhu, William Allen Simpson, Woody, Woohookitty, Wordbuilder, X201, Xandell, YUL89YYZ, Yekrats, Yuhong, Zarano, Zondor, Zundark, Zuxy, Zzuuzz, Ævar Arnfjörð Bjarmason, 无名氏, 水水, 723 anonymous edits

# **Image Sources, Licenses and Contributors**

Image:KL Intel D8086.jpg Source: http://en.wikipedia.org/w/index.php?title=File:KL\_Intel\_D8086.jpg License: GNU Free Documentation License Contributors: Konstantin Lanzet Image:Core 2 Duo E6300.jpg Source: http://en.wikipedia.org/w/index.php?title=File:Core\_2\_Duo\_E6300.jpg License: unknown Contributors: Bobmath, Borb, Qurren, Shooke, 3 anonymous edits

Image:Slot-A Athlon.jpg Source: http://en.wikipedia.org/w/index.php?title=File:Slot-A\_Athlon.jpg License: GNU Free Documentation License Contributors: Denniss, FxJ, Hideyuki, Qurren, Rl. Tullius. 天然ガス

Image:Am386SXL-25cropped.jpg Source: http://en.wikipedia.org/w/index.php?title=File:Am386SXL-25cropped.jpg License: Creative Commons Zero Contributors: Raysonho@Open Grid Scheduler

# License

Creative Commons Attribution-Share Alike 3.0 Unported //creativecommons.org/licenses/by-sa/3.0/