





MICROELECTRONIC ENGINEERING

Microelectronic Engineering 84 (2007) 2071-2076

www.elsevier.com/locate/mee

# Multi-gate SOI MOSFETs

J.P. Colinge\*

Tyndall National Institute, Lee Maltings, Prospect Row, Cork, Ireland, and Dept. of Electrical Engineering, university of California, Davis, CA, USA

#### Abstract

This paper describes the evolution of the SOI MOSFET from single-gate structures to multigate (double-gate, trigate,  $\Pi$ -gate,  $\Omega$ -gate and gate-all-around) structures. Increasing the "effective number of gates" improves the electrostatic control of the channel by the gate and, hence, reduces short-channel effects. Due to the very small dimensions of the devices, one-and two-dimensional confinement effects are observed, which results in the need of developing quantum modeling tools for accurate prediction of the electrical characteristics of the devices.

Keywords: FinFET; MuGFET; trigate FET; SOI; double-gate FET; GAA

#### 1. Introduction

In a continuous effort to increase current drive and better control short-channel effects, silicon-on-insulator MOS transistors have evolved from classical, planar, single-gate devices into three-dimensional devices with a multi-gate structure (double-, triple- or quadruple- gate devices). It is worth noting that, in most cases, the term "double gate" refers to a single gate electrode that is present on two opposite sides of the device. Similarly, the term "triple gate" is used for a single gate electrode that is folded over three sides of the transistor.

### 2. Electrostatic integrity

Short-channel effects arise when control of the channel region by the gate is affected by electric field lines from source and drain.

In a bulk device (Fig. 1.A), the electric field lines propagate through the depletion regions associated with the junctions. Their influence on the channel can be reduced by increasing the doping concentration in the channel region. In very small devices, the doping concentration becomes too high (10<sup>19</sup> cm<sup>-3</sup>) for proper device operation, unfortunately.

In a fully depleted SOI (FDSOI) device, most of the field lines propagate through the buried oxide (BOX) before reaching the channel region (Fig. 1.B). Short-channel effects can be reduced in FDSOI MOSFETs by using a thin buried oxide and an underlying ground plane. This approach, however,

<sup>\*</sup> Corresponding author. Fax: + 353-21-4270271 E-mail address: jean-pierre.colinge@tyndall.ie

has the inconvenience of increased junction capacitance and body effect [1].

A much more efficient device configuration is obtained by using the double-gate transistor structure. The electric field lines from source and drain underneath the device terminate on the bottom gate electrode and cannot, therefore, reach the channel region (Fig. 1.C).



Fig. 1. Electrostatic Integrity in A: bulk, B: fully depleted SOI, and C: double-gate MOSFETs.

There is a parameter called the "Electrostatic Integrity" (EI) that can be related to the Drain-Induced Barrier Lowering (DIBL) and the threshold voltage roll-off Short-Channel Effect (SCE), and which describes how well the gate controls the channel region electrostatically [2]:

$$DIBL = 0.80 \frac{\varepsilon_{Si}}{\varepsilon_{ox}} EIV_{DS}$$
 and  $SCE = 0.64 \frac{\varepsilon_{Si}}{\varepsilon_{ox}} EIV_{bi}$  (1)

where  $V_{bi}$  is the source or drain built-in potential. The values for EI in a bulk, FDSOI and double-gate device are shown in Table 1.

Table 1. Electrostatic Integrities corresponding to Fig. 1

A: Bulk 
$$EI = \left[ 1 + \frac{x_{j}^{2}}{L_{el}^{2}} \right] \frac{t_{ox}}{L_{el}} \frac{t_{dep}}{L_{el}}$$
B: FDSOI 
$$EI = \left[ 1 + \frac{t_{Si}^{2}}{L_{el}^{2}} \right] \frac{t_{ox}}{L_{el}} \frac{t_{Si} + \lambda t_{BOX}}{L_{el}}$$
C: Double Gate 
$$EI = \frac{1}{2} \left[ 1 + \frac{t_{Si}^{2}/4}{L_{el}^{2}} \right] \frac{t_{ox}}{L_{el}} \frac{t_{Si}/2}{L_{el}}$$

Based on short-channel and DIBL considerations, the minimum gate length that can be used with the different technologies has been calculated. The result of these calculations is shown

in Fig. 2 for three different types of CMOS circuits: high-performance (HP), low operating power (LOP), and low standby power (LSTP) digital circuits. An important conclusion can be derived from the data presented in Fig. 2: bulk transistors run out of steam once they reach a gate length of 15-20 nm. FDSOI can be used until 10 nm, but smaller gate lengths can be only achieved by the double-gate structure.



Fig. 2. Evolution of gate length predicted by the 2005 ITRS for high-performance (HP), low operating power (LOP), and low standby power (LSTP) digital circuits.

#### 3. History of multi-gate MOSFETs

Figure 3 shows the "Family Tree" of SOI MOSFETs and shows the evolution from partially depleted, single-gate devices to multi-gate, fully depleted structures.

The first article on the double-gate MOS (DGMOS) transistor was published by T. Sekigawa and Y. Hayashi 1984 [3]. That paper shows that one can obtain significant reduction of short-channel effects by sandwiching a fully depleted SOI device between two gate electrodes connected together. The device was called XMOS because its cross section looks like the Greek letter  $\Xi$  (Xi). Using this configuration, a better control of the channel depletion region is obtained than in a "regular" SOI MOSFET, and, in particular, the influence of the drain electric field on the channel is reduced, which reduces short-channel [4]. The first fabricated double-gate SOI MOSFET was the "fully DEpleted Lean-channel TrAnsistor (DELTA, 1989)", where the device is made in a tall and narrow silicon island called "finger", "leg" or "fin".



Fig. 3. "Family tree" of SOI and multigate MOSFETs

The FinFET structure is similar to DELTA, except for the presence of a dielectric layer called the "hard mask" on top of the silicon fin. The hard mask is used to prevent the formation of parasitic inversion channels at the top corners of the device.

Other implementations of vertical-channel, double-gate SOI MOSFETs include the "Gate-All-Around device" (GAA), which is a planar MOSFET with the gate electrode wrapped around the channel region [5,6], the Silicon-on-Nothing) MOSFET [7-9], the Multi-Fin XMOS (MFXMOS) [10], the triangular-wire SOI MOSFET [11] and the  $\Delta$ -channel SOI MOSFET [12].

The triple-gate MOSFET is a thin-film, narrow silicon island with a gate on three of its sides [13]. Implementations include the quantum-wire SOI MOSFET [14,15] and the tri-gate MOSFET [16,17]. The Electrostatic Integrity of triple-gate MOSFETs can be improved by extending the sidewall portions of the gate electrode to some depth in the buried oxide and underneath the channel region ( $\Pi$ -gate device [18,19] and  $\Omega$ -gate device [20-22]). From an electrostatic point of view, the  $\Pi$ -gate and  $\Omega$ -gate MOSFETs have an effective number of gates between three and four. The use of strained silicon, a metal gate and/or high-k dielectric as gate insulator can further enhance the current drive of the device [23-25].

The structure that theoretically offers the best possible control of the channel region by the gate, and hence the best possible Electrostatic Integrity is surrounding-gate **MOSFET** The surrounding-gate MOSFETs were fabricated by wrapping a gate electrode around a vertical silicon pillar. Such devices include the CYNTHIA device (circular-section device) [26,27] and the pillar surrounding-gate MOSFET (square-section device) [28]. More recently, planar surrounding-gate devices with square or circular cross sections have reported [29,30]. Surrounding-gate SOI MOSFETs with a gate length as small as 5 nm have shown to be fully functional [31]. To increase the current drive per unit area, multiple surrounding-gate channels can be stacked on top of one another, while sharing common gate, source and drain. Such devices are called the Multi-Bridge Channel MOSFET (MBCFET) [32,33], the Twin-Silicon-Nanowire MOSFET (TSNWFET) [34], or the Nano-Beam Stacked Channels (GAA) **MOSFET** Schematic [35]. cross sections corresponding to the different gate structures described in the previous sections are shown in Fig 4.

# 4. Natural length

The concept of "natural length" can be derived from Poisson's equation. The natural length of a device basically represents the length of the region of the channel that is controlled by the drain. It is related to the Electrostatic Integrity. A device is free of short-channel effects if the effective gate length of a MOS device is larger than 5 to 10 times the natural length [36]. Table 2 shows the natural length for different gate configurations.



Fig. 4. Different gate structures.

The following observations can be made: the natural length (and hence short-channel effects) can be reduced by decreasing the gate oxide thickness, the silicon film thickness and by using a high-k gate dielectric instead of  $SiO_2$ . In addition, the natural length is reduced when the number of gates is increased. In very small devices, the reduction of oxide thickness below 1.5 nm causes gate tunneling current problems. Using multi-gate devices, it is possible to trade a thin gate oxide for thin silicon film/fin thinning since  $\lambda$  is proportional to the product  $t_{si} \times t_{ox}$ . The "equivalent number of gates" (ENG) is basically equal to the number of gates (a square cross section is assumed) but is also equal to

the number that divides  $\frac{\varepsilon_{si}}{\varepsilon} t_{si} t_{ox}$  in the equations

defining the natural length,  $\lambda$ . [37] Thus we have ENG=1 for a single-gate FDSOI MOSFET, ENG=2 for a double-gate device and ENG=4 for a quadruple-gate MOSFET. ENG=3 for a triple-gate device and, by some strange coincidence, ENG is close to  $\pi$  in a  $\Pi$ -gate device. In the  $\Omega$ -gate device the value of ENG ranges between 3 and 4 depending on the extension of the gate under the fin.

Table 2.

Natural length in devices with different geometries

| Single gate                         | $\lambda_1 = \sqrt{\frac{\varepsilon_{si}}{\varepsilon_{ox}} t_{si} t_{ox}}$                                                                    |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Double gate                         | $\lambda_2 = \sqrt{\frac{\varepsilon_{si}}{2\varepsilon_{ox}} t_{si} t_{ox}}$                                                                   |
| Quadruple gate (square section)     | $\lambda_4 \cong \sqrt{rac{arepsilon_{si}}{4arepsilon_{ox}} t_{si} t_{ox}}$                                                                    |
| Surrounding gate (circular section) | $\lambda_o = \sqrt{\frac{2\varepsilon_{si}t_{si}^2 \ln\left(1 + \frac{2t_{ox}}{t_{si}}\right) + \varepsilon_{ox}t_{si}^2}{16\varepsilon_{ox}}}$ |

#### 5. Current drive

In a multigate FET the current drive is essentially equal to the sum of the currents flowing along all the interfaces covered by the gate electrode. It is, therefore, equal to the current in a single-gate device multiplied by the equivalent number of gates (a square cross section is assumed) if carriers have the same mobility at each interfaces. To drive large currents multi-fin devices are used. The current drive of a multi-fin MOSFET is equal to the current of an individual fin multiplied by the number of fins. Considering a pitch *P* for the fins, the current in a multigate device is given by:

$$I_D = I_{Do} \frac{\theta \mu_{top} W_{si} + 2\mu_{side} t_{si}}{\mu_{ton} P}$$
 (2)

where  $I_{Do}$  is the current in the single-gate, planar device occupying the same area as the multi-fin device (Fig. 5),  $W_{si}$  is the width of each individual fin,  $t_{si}$  is the silicon film thickness;  $\theta$ =1 in a triplegate device where conduction occurs long three interfaces, and  $\theta$ =0 in a FinFET where channels are formed at the sidewall interfaces only [38].



Fig. 5. A: Single-gate, planar MOSFET layout; B: Multi-fin multigate FET layout.

A multigate device can deliver significantly more current that single-gate planar MOSFET, provided a small enough fin pitch can be achieved. The current drive can be increased by increasing the fin height,  $t_{si}$ , but the use of tall fins often raises difficulties during device processing. It is worth noting that gate capacitance increases with the Effective Number of Gates (ENG). As a result, the gate delay  $C_gV_{DD}/I_{ON}$  does not improve when the ENG is increased. On the contrary, the delay increases with the ENG and is, therefore, larger in GAA than in trigate devices and larger in double-gate FETs than in single-gate devices [39].

#### 6. Low-dimensional quantum effects

The thickness and/or width of multi-gate FETs is reaching values that are less than 10 nanometers. Under these conditions the electrons in the "channel" (if we take the example of an n-channel device) form either a two-Dimensional Electron Gas (2DEG) if we consider a double-gate device or a one-Dimensional Electron Gas (1DEG) if we consider a triple or quadruple-gate MOSFET. This confinement is at the origin of the "volume inversion" effect [40] and yields an increase of threshold voltage when the width/thickness of the devices is reduced [41,42].

## References

- W. Xiong, K. Ramkumar, S.J. Jamg, J.T. Park, J.P. Colinge, Self-aligned ground-plane FDSOI MOSFET, Proc. IEEE International SOI Conference (2002) 23.
- [2] T. Skotnicki, Heading for decananometer CMOS is navigation among icebergs still a viable strategy?, Proceedings of the 30th European Solid-State Device Research Conference. (2000) 19.
- [3] T. Sekigawa and Y. Hayashi, Calculated threshold-voltage characteristics of an XMOS transistor having an additional bottom gate, Solid-State Electronics 27 (1984) 827.

- [4] B. Agrawal, V.K. De, J.M. Pimbley, J.D. Meindl, Short channel models and scaling limits of SOI and bulk MOSFETs, IEEE Journal of Solid-State Circuits 29-2 (1994) 122.
- [5] D. Hisamoto, T. Kaga, Y. Kawamoto, E. Takeda, A fully depleted lean-channel transistor (DELTA)-a novel vertical ultra thin SOI MOSFET, Technical Digest of IEDM (1989) 833.
- [6] J.P. Colinge, M.H. Gao, A. Romano, H. Maes, C. Claeys, Silicon-on-insulator gate-all-around device, Technical Digest of IEDM (1990) 595
- [7] M. Jurczak, T. Skotnicki, M. Paoli, B. Tormen, J. Martins, J.L. Regolini, D. Dutartre, P. Ribot, D. Lenoble, R. Pantel, S. Monfray, Silicon-on-Nothing (SON)-an innovative process for advanced CMOS, IEEE Trans. on Electron Devices 47-11 (2000) 2179.
- [8] S. Harrison, P. Coronel, F. Leverd, R. Cerutti, R. Palla, D. Delille, S. Borel, S. Jullian, R. Pantel, S. Descombes, *et al.*, Highly performant double gate MOSFET realized with SON process, Technical Digest of IEDM (2003) paper 18.6.1.
- [9] J. Pretet, S. Monfray, S. Cristoloveanu, T. Skotnicki, Silicon-on-nothing MOSFETs: performance, shortchannel effects, and backgate coupling, IEEE Transactions on Electron Devices 51 (2002) 240.
- [10] Y. Liu, K. Ishii, T. Tsutsumi, M. Masahara, E. Suzuki, Ideal rectangular cross-section Si-Fin channel doublegate MOSFETs fabricated using orientation-dependent wet etching, IEEE Electron Device Letters 24-7 (2003) 484.
- [11] T. Hiramoto, Nano-scale silicon MOSFET: towards non-traditional and quantum devices, IEEE International SOI Conference Proceedings (2001) 8.
- [12] Z. Jiao and A.T. Salama, A Fully Depleted Delta Channel SOI NMOSFET. Electrochem. Society Proceedings 2001-3 (2001) 403.
- [13] M.C. Lemme, T. Mollenhauer, W. Henschel, T. Wahlbrink, M. Baus, O. Winkler, R. Granzner, F. Schwierz, B. Spangenberg and H. Kurz, Subthreshold behavior of triple-gate MOSFETs on SOI Material, Solid State Electronics 48 (2004) 529.
- [14] X. Baie, J.P. Colinge, V. Bayot, E. Grivei, Quantumwire effects in thin and narrow SOI MOSFETs, Proceedings IEEE International SOI Conf. (1995) 66.
- [15] J.P. Colinge, X. Baie, V. Bayot, E. Grivei, A siliconon-insulator quantum wire, Solid-State Electronics 39 (1996) 49.
- [16] R. Chau, B. Doyle, J. Kavalieros, D. Barlage, A. Murthy, M. Doczy, R. Arghavani, S. Datta, Advanced depleted-substrate transistors: single-gate, double-gate and tri-gate, Ext. Abstr. Int. Conf. on Solid State Devices and Materials (2002) 68.
- [17] B.S. Doyle, S. Datta, M. Doczy, B. Jin, J. Kavalieros, T. Linton, A. Murthy, R. Rios, R. Chau, High performance fully-depleted tri-gate CMOS transistors, IEEE Electron Device Letters 24-4 (2003) 263.

- [18] J.T. Park, J.P. Colinge, C. H. Diaz, Pi-gate SOI MOSFET, IEEE Electron Dev. Letters 22 (2001) 405.
- [19] J.T. Park and J.P. Colinge, Multiple-gate SOI MOSFETs: device design guidelines, IEEE Transactions on Electron Devices 49-12 (2002) 2222.
- [20] F.L. Yang, H.Y. Chen, F.C. Cheng, C.C. Huang, C.Y. Chang, H.K. Chiu, C.C. Lee, C.C. Chen, H.T. Huang, C.J. Chen, et al., C. Hu, 25 nm CMOS Omega FETs, Technical Digest of IEDM (2002) 255.
- [21] Fu-Liang Yang, Di-Hong Lee, Hou-Yu Chen, Chang-Yun Chang, Sheng-Da Liu, Cheng-Chuan Huang, Tang-Xuan Chung, Hung-Wei Chen, Chien-Chao Huang, Yi-Hsuan Liu *et al.*, 5nm-gate nanowire FinFET, Symp. VLSI Technology (2004) 196.
- [22] R. Ritzenthaler, C. Dupré, X. Mescot, O. Faynot, T. Ernst, J.C. Barbé, C. Jahan, L. Brévard, F. Andrieu, S. Deleonibus, S. Cristoloveanu, Mobility behavior in narrow Ω-gate FET devices, Proceedings IEEE International SOI Conference (2006) 77.
- [23] Z. Krivokapic, C. Tabery, W. Maszara, Q. Xiang, M.R. Lin, High-performance 45-nm CMOS technology with 20-nm multi-gate devices, Extended Abstracts of the International Conference on Solid State Devices and Materials (SSDM) (2003) 760.
- [24] F. Andrieu, C. Dupré, F. Rochette, O. Faynot, L. Tosti, C. Buj, E. Rouchouze, M. Cassé, B. Ghyselen, I. Cayrefourcq, et al., 25nm Short and Narrow Strained FDSOI with TiN/HfO<sub>2</sub> Gate Stack, Symposium on VLSI Technology (2006) paper 16.4.
- [25] J. Kavalieros, B. Doyle, S. Datta, G. Dewey, M. Doczy, B. Jin, D. Lionberger, M. Metz, W. Rachmady, M. Radosavljevic, U. Shah, N. Zelick and R. Chau, Tri-Gate Transistor Architecture with High-k Gate Dielectrics, Metal Gates and Strain Engineering, Symposium on VLSI Technology (2006) paper 7.1.
- [26] S. Miyano, M. Hirose, F. Masuoka, Numerical analysis of a cylindrical thin-pillar transistor (CYNTHIA), IEEE Trans. Electron Dev. 39 (1992) 1876
- [27] T. Ohba, H. Nakamura, H. Sakuraba, F. Masuoka, A novel tri-control gate surrounding gate transistor (TCG-SGT) nonvolatile memory cell for flash memory, Solid-State Electronics 50-6 (2005) 924.
- [28] Nitayama, H. Takato, N. Okabe, K. Sunouchi, K. Hieda, F. Horiguchi, F. Masuoka, Multi-pillar surrounding gate transistor (M-SGT) for compact and high-speed circuits, IEEE Trans. Electron Dev. 38-3 (1991) 579.
- [29] V. Passi, B. Olbrechts, J.P. Raskin, Fabrication of a Quadruple Gate MOSFET in Silicon-on-Insulator technology, Abstracts of the NATO Advanced Research Workshop on Nanoscaled Semiconductoron-Insulator Structures and Devices (2006) 11.
- [30] N. Singh, A. Agarwal, L.K. Bera, T.Y. Liow, R. Yang, S.C. Rustagi, C.H. Tung, R. Kumar, G.Q.Lo, N. Balasubramanian, D.L. Kwong, High-performance

- fully depleted silicon nanowire (diameter<5 nm) gateall-around CMOS devices", IEEE Electron Device Letters 27-5 (2006) 383.
- [31] Hyunjin Lee, Lee-Eun Yu, Seong-Wan Ryu, Jin-Woo Han, Kanghoon Jeon, Dong-Yoon Jang, Kuk-Hwan Kim, Jiye Lee, Ju-Hyun Kim, Sang Cheol Jeon, *et al.*, Sub-5nm all-around gate FinFET for ultimate scaling, Symposium on VLSI Technology (2006) paper 7.5.
- [32] Sung-Young Lee, Sung-Min Kim, Eun-Jung Yoon, Chang Woo Oh, Ilsub Chung, Donggun Park, Kinam Kim, Three-dimensional MBCFET as an ultimate transistor, IEEE Electron Dev. Lett. 25-4 (2004) 217.
- [33] Eun-Jung Yoon, Sung-Young Lee, Sung-Min Kim, Min-Sang Kim, Sung Hwan Kim, Li Ming, Sungdae Suk, Kyounghawn Yeo, Chang Woo Oh, Jung-dong Choe, et al., Sub 30 nm multi-bridge-channel MOSFET (MBCFET) with metal gate electrode for ultra high performance application, Technical Digest of IEDM (2005) 627.
- [34] Donggun Park, 3 dimensional GAA transitors, twin silicon nanowire MOSFET and multi-bridge-channel MOSFET, Proc. IEEE Int. SOI Conf. (2006) 131.
- [35] T. Ernst, C. Dupre, C. Isheden, E. Bernard, R. Ritzenthaler, V. Maffini-Alvaro, J. Cluzel, A. Toffoli, C. Vizioz, S. Borel, et al., Novel 3D Integration Process for Highly Scalable Nano-Beam Stacked-channels GAA (NBG) CMOSFETs with HfO<sub>2</sub>/TiN Gate Stack, Technical Digest of IEDM (2006) 38.4.
- [36] R.H. Yan, A. Ourmazd, and K.F. Lee, Scaling the Si MOSFET: from bulk to SOI to bulk, IEEE Transactions on Electron Devices 39-7 (1992) 1704.
- [37] Chi-Woo Lee, Se-Re-Na Yun, Chong-Gun Yu, Jong-Tae Park, J.P. Colinge, Device design guidelines for nano-scale MuGFETs, Solid-State Electronics 51-3 (2007) 505
- [38] J.P. Colinge, Novel Gate Concepts for MOS Devices, Proceedings of ESSDERC (2004) 45.
- [39] J. Saint-Martin, A. Bournel, P. Dollfus, Comparison of multiple-gate MOSFET architectures using Monte Carlo simulation, Solid-State Electron. 50 (2006) 94.
- [40] F. Balestra, S. Cristoloveanu, M. Benachir, J. Brini, T. Elewa, Double-gate silicon-on-insulator transistor with volume inversion: A new device with greatly enhanced performance, IEEE Electron Device Letters 8-9 (1987) 410.
- [41] Y. Omura, S. Horiguchi, M. Tabe, K. Kishi, Quantum-mechanical effects on the threshold voltage of ultrathin SOI nMOSFETs, IEEE Electron Device Letters 14-12 (1993) 569.
- [42] T. Poiroux, M. Vinet, O. Faynot, J. Widiez, J. Lolivier, T. Ernst, B. Previtali, S. Deleonibus, Multiple gate devices: advantages and challenges, Microelectronic Engineering 80 (2005) 378.