| Name: | Solutions  |  |
|-------|------------|--|
| ranne | 2 Sounding |  |

### BME154L (Palmeri) Spring 2010

### Exam #1

#### **Instructions:**

- · Write your name at the top of each page.
- Show all work (this is *critical* for partial credit!).
- Only work in the space provided. Ask for extra paper if necessary.
- Read through each complete question before starting to work (this may save you some time).
- Remember to include units with all answers and label all plot axes.
- Clearly box all answers.
- Assume that all components are ideal unless otherwise stated.
- Assume that op amps rail at  $\pm$  12 V unless otherwise stated.

Exam Stats 70 ± 15 Pange: 25-97

In keeping with the Duke Community Standard, I have neither given nor received aid in completion of this examination.

Signature: Solutions

#### Problem #1 [20 points]



- $R_1 = R_2 = R_3 = R_4 = R_5 = 1 \text{ k}\Omega$ ;  $R_4 = 9 \text{ k}\Omega$
- Assume that the op amp rails at  $\pm$  12 V and  $V_o = -12$  V at t = 0
- (a) Given  $V_1(t)$  and  $V_2(t)$ , sketch the voltage on the non-inverting input of the op amp through time.

(b) Sketch the output voltage,  $V_o(t)$ .  $V_o(t) = V_o(t) \left(\frac{e_r}{e_y + l_5}\right) + 2V = (10 \text{ V}) \left(\frac{1}{10}\right) + 2V = 3 \text{ V}$ 



(b) 
$$V_0(V)$$
  $\stackrel{P}{\longrightarrow}_{t}$ 

Name: Solutions

# Problem #2 [45 points] 32±8



NOTE: The polarity of the op amp inputs are flipped compared to those in the first problem!!



- ullet  $V_1$  and  $V_2$  are continuous AC voltage sources with sample time waveforms shown in the plots above.
- $R_1 = R_5 = 5 \text{ k}\Omega$ ,  $R_2 = R_3 = R_4 = 10 \text{ k}\Omega$
- (a) Write an expression for the voltage output from the op amp before the filtering stage. (Don't worry about simplifying your answer too much.)
- (b) The op amp is setup to be what type of amplifier? (Note we did not directly cover this in class, but it is a variant of something that we did cover.)
- (c) The reason why we didn't cover this amplifier in class is because it has a very bad input characteristic. Solve for the input impedance as seen from the 50 mV DC voltage source going "into"  $R_1$ . Why is this "bad"? (Again, don't worry about simplifying your answer too much.)
- (d) Design a filter to achieve the characteristics shown in the Bode plot. (Note that the phase characteristics of this filter have not been specified.)

There is more on the next page...

#### BME154L - Exam #1

- (e) What is the voltage level associated with the least significant bit if the ADC generates an 8-bit number that covers the full range of the signal from the filter? You do not need components of the input signal that are removed by the attenuation band of the filter to be captured by the ADC (Don't worry about an incorrect answer from an earlier part affecting your answer here; just continue to solve these questions with the waveform that you have, which hopefully is realistic.)
- (f) What is the ADC's theoretical minimum sampling frequency to accurately capture the frequency content of the input signal? In practice, what would be a more reasonable minimum sampling frequency?
- (g) Compare/contrast the benefits/drawbacks of using a flash ADC versus a successive approximation ADC.
- (h) Given your more realistic sampling frequency, if you had 16 kilobytes (kB) of memory, how long could you continuously sample data from this circuit before you would fill your memory register?

$$v_{1}^{+}$$
  $v_{1}^{-}$   $v_{2}^{+}$   $v_{2}^{-}$   $v_{3}^{+}$   $v_{4}^{-}$   $v_{5}^{-}$   $v_{7}^{+}$   $v_{7}^{-}$   $v_{7}^{-}$   $v_{7}^{+}$   $v_{7}^{-}$   $v_{7$ 

$$V^{+} = V^{-} = V_{0} \left( \frac{\ell_{5}}{\ell_{4} + \ell_{5}} \right)$$

$$\mathcal{J}_{0} = \frac{\left(\frac{50mV}{R_{1}} + \frac{2J_{1}}{R_{2}} + \frac{2J_{2}}{R_{3}}\right)\left(\frac{1}{R_{1}} + \frac{1}{R_{2}} + \frac{1}{R_{3}}\right)^{-1}}{\left(\frac{R_{5}}{R_{4} + R_{5}}\right)}$$

(b) Non inverting summing amp

(c) 
$$Z_{in}|_{somv} = \frac{v_{in}}{v_{in}} = \frac{somv}{v_{in}} \Rightarrow \frac{somv-v+v_{z}}{v_{in}}$$

function of  $v_{i} + v_{z} = v_{in}$ 

not constant input dependent  $v_{i} + v_{i} = v_{i} + v_{i} = v_{i}$ 

bad!

$$G_{1} = 10 = |-\frac{R_{S_{1}}}{R_{i_{1}}}|$$
  $G_{2} = |-\frac{R_{S}}{R_{i}}|$   
 $G_{1} = \frac{1}{2\pi R_{i_{1}}C_{i}} = |kH_{2}| = \frac{1}{2\pi R_{i_{2}}C_{2}}$ 

(Px need to be KRs)

(h) 16 kB -> 16000 bytes -> 16000 samples x 1s 100000 samples = 160 ms

Name: Solutions

## Problem #3 [35 points] $\frac{\text{Class}}{26\pm7}$

Thermoelectric cooling relies on the Peltier effect to create a heat flux between two different materials. A Peltier device acts as a solid-state "heat pump" that cools one material while heating the other. You need to design a Peltier device to cool a bioreactor to 15 °C. You want the cool side of the Peltier device to stay near this temperature, but you can't run the device if the hot side exceeds 30 °C, otherwise you'll destroy the unit.

You have 4 thermistors that you can use to monitor the cold and hot sides of the Peltier device; these thermistors are identical and have a behavior governed by the equation  $\Delta R = k\Delta T$ , where  $k = 1 \pm 0.02~\Omega/^{\circ}C$  and  $R = 10~k\Omega$  at  $T = 25~^{\circ}C$ .

When the Peltier device is "on", it requires 12 V DC and draws a current of 4 A; therefore, it needs to be electrically isolated from any transduction / control circuitry.

Design a feedback circuit, similar to what you did in lab and the problem sets, to (1) turn on the Peltier device when the cold side of the Peltier device is > 15 °C, but (2) only when the hot side of the Peltier device is < 30 °C.

There are lots of ways to do this!! Show all of your work, including a block diagram, and state all of your assumptions. In addition to the thermistors (you don't have to use all 4 if you don't want to), you can use whatever resistors, power sources, op amps, capacitors, inductors, logic gates, etc. that you would like in your circuit. Full credit will be awarded for circuit designs that maximize SNR and minimize the number of circuit



Name: solutions

Setup each comparator to yield 0 or 5V of following logic:

Cold \( \leq 15°C \rightarrow \text{OV} \)

\[
\text{PSC} \rightarrow \text{SU} \]

\[
\text{230°C} \rightarrow \text{OV} \rightarrow \text{OV} \]

\[
\text{230°C} \rightarrow \text{OV} \rightarrow \text{OV} \]

\[
\text{230°C} \rightarrow \text{OV} \rightarrow