# **Concurrent Programming**

**Bw-Trees** 

Prof. Hyungsoo Jung



### B+TREE CONCURRENCY CONTROL

We want to allow multiple threads to read and update a B+Tree at the same time.

We need to protect from two types of problems:

- → Threads trying to modify the contents of a node at the same time.
- → One thread traversing the tree while another thread splits/merges nodes (e.g., SMO: structure modification ops).



### **OBSERVATION**

Making a data structure thread-safe is notoriously difficult in practice.

We focused on B+Trees but the same high-level techniques are applicable to other data structures.





























# LATCH CRABBING/COUPLING

Protocol to allow multiple threads to access/modify B+Tree at the same time.

#### Basic Idea:

- → Get latch for parent.
- → Get latch for child
- → Release latch for parent if "safe".

### A safe node is one that will not split or merge when updated.

- → Not full (on insertion)
- → More than half-full (on deletion)



# LATCH CRABBING/COUPLING

Find: Start at root and go down; repeatedly,

- → Acquire Rlatch on child
- → Then unlatch parent

**Insert/Delete**: Start at root and go down, obtaining **W** latches as needed. Once child is latched, check if it is safe:

→ If child is safe, release all latches on ancestors.























































































### **OBSERVATION**

Because CaS only updates a single address at a time, this limits the design of our data structures

→ We cannot build a latch-free B+Tree because we need to update multiple pointers on split/merge operations.

What if we had an indirection layer that allowed us to update multiple addresses atomically?



#### **BW-TREE**

Latch-free B+Tree index built for the Microsoft Hekaton project.

#### Key Idea #1: Deltas

- → No updates in place
- → Reduces cache invalidation.

### Key Idea #2: Mapping Table

→ Allows for CaS of physical locations of pages.



# **BW-TREE: MAPPING TABLE**

# Mapping Table

| PID | Addr |
|-----|------|
| 101 |      |
| 102 |      |
| 103 |      |
| 104 |      |







# **BW-TREE: MAPPING TABLE**

# Mapping Table







Each update to a page produces a new delta.







Each update to a page produces a new delta.

Delta physically points to base page.

Install delta address in physical address slot of mapping table using CaS.



**Pointer** 





Each update to a page produces a new delta.

Delta physically points to base page.

Install delta address in physical address slot of mapping table using CaS.







Each update to a page produces a new delta.

Delta physically points to base page.

Install delta address in physical address slot of mapping table using CaS.







Each update to a page produces a new delta.

Delta physically points to base page.

Install delta address in physical address slot of mapping table using CaS.







Traverse tree like a regular B +tree.

If mapping table points to delta chain, stop at first occurrence of search key.

Otherwise, perform binary search on base page.



# Mapping Table



Threads may try to install up dates to same page.



# Mapping Table





**Pointer** 

# Mapping Table





# Mapping Table





# Mapping Table





**Pointer** 

# Mapping Table





**Pointer** 



Consolidate updates by cr eating new page with del tas applied.





Consolidate updates by cr eating new page with del tas applied.





Consolidate updates by cr eating new page with del tas applied.

CaS-ing the mapping table address ensures no deltas are missed.





Consolidate updates by creating new page with del tas applied.

CaS-ing the mapping table ad dress ensures no deltas are missed.

Old page + deltas are marked as garbage.



- → Reference Counting
- → Epoch-based Reclamation
- → Hazard Pointers
- → Many others...





- → Reference Counting
- → Epoch-based Reclamation
- → Hazard Pointers
- → Many others...





- → Reference Counting
- → Epoch-based Reclamation
- → Hazard Pointers
- $\rightarrow$  Many others...







- → Reference Counting
- → Epoch-based Reclamation
- → Hazard Pointers
- $\rightarrow$  Many others...





#### REFERENCE COUNTING

Maintain a counter for each node to keep track of the number of threads that are accessing it.

- → Increment the counter before accessing.
- → Decrement it when finished.
- $\rightarrow$  A node is only safe to delete when the count is zero.

#### This has bad performance for multi-core CPUs

→ Incrementing/decrementing counters causes a lot of cache coherence traffic.



#### **OBSERVATION**

We don't care about the actual value of the reference counter. We only need to know when it reaches zero.

We don't have to perform garbage collection immediately when the counter reaches zero.



## **EPOCH GARBAGE COLLECTION**

Maintain a global <u>epoch</u> counter that is periodically updated (e.g., every 10 ms).

→ Keep track of what threads enter the index during an epoch and when they leave.

Mark the current epoch of a node when it is marked for deletion.

→ The node can be reclaimed once all threads have left that epoch (and all preceding epochs).

Also known as *Read-Copy-Update* (RCU) in Linux.



### Operations are tagged with an **epoch**

- → Each epoch tracks the threads that are part of it and the objects that can be reclaimed.
- → Thread joins an epoch prior to each operation and post objects that can be reclaimed for the current epoch (not necessarily the one it joined)

Garbage for an epoch reclaimed only when all threads have exited the epoch.

























































### **Split Delta Record**

- → Mark that a subset of the base page's key range is now located at another page.
- → Use a logical pointer to the new page.

### Separator Delta Record

→ Provide a shortcut in the modified page's parent on what ranges to find the new page.



#### Mapping Table Page 101 Addr PID 101 102 103 104 105 K1 K2 K5 K6 Logical Page 104 Page 103 Page 102 **Pointer Physical Pointer**

#### Mapping Table Page 101 Addr PID 101 102 103 104 105 K1 K2 K5 K6 Logical Page 104 Page 103 Page 102 **Pointer Physical Pointer**





















#### **Optimization #1: Pre-Allocated Delta Records**

- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.

### Mapping Table

| PID | Addr |
|-----|------|
| 102 |      |







#### **Optimization #1: Pre-Allocated Delta Records**

- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.

# Mapping Table

| PID | Addr |
|-----|------|
| 102 |      |







- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.







- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.







- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.







- → Store the delta chain directly inside of a page.
- → Avoids small object allocation, list traversal.







### Optimization #2: Mapping Table Expansion

- → Fastest associative data structure is a plain array.
- → Allocating the full array for each index is wasteful

Use virtual memory to allocate the entire array without backing it with physical memory.

→ Only need to allocate physical memory when threads access higher offsets in the array.





### **BW-TREE: PERFORMANCE**

#### Processor: 1socket, 4 cores w/ 2×HT



# Thank You

