## **Problem**

a) Design a combinational circuit with two n-bit vectors whose output is the larger or equal n-bit vector between the two inputs.

```
entity max_gen is
generic (n : natural);
port (x, y : in std_logic_vector(n-1 downto 0);
        z : out std_logic_vector(n-1 downto 0)
    );
end max_gen;
Show correctness on FPFG using switches and LEDs for n = 3.
```

b) Using copies of "max\_gen" implement a circuit that outputs the largest 3-bit vector among 3 inputs.

```
entity max3 is
port (p, q, r : in std_logic_vector(2 downto 0);
        z : out std_logic_vector(2 downto 0)
    );
end max3;
```

```
-- Company: Drexel ECE
-- Engineer: Prawat
-- Combinational circuit max gen with two n-bit
-- vectors whose output is the larger or equal
-- between the two inputs.
-- Test max_gen in finding the largest or equal
-- among three 3-bit vectors
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity max_gen is
generic (n : natural);
port (x, y : in std_logic_vector(n-1 downto 0);
         z : out std_logic_vector(n-1 downto 0)
end max_gen;
architecture Behavioral of max_gen is
begin
process(x, y)
subtype my_int is integer range 0 to <math>2**n - 1;
variable x_num, y_num: my_int;
begin
-- converting vectors to numbers
x_num := 0; y_num := 0;
for i in 0 to n-1 loop
if x(i) = '1' then x_num := x_num + 2**i; end if;
if y(i) = '1' then y_num := y_num + 2**i; end if;
end loop;
 - compare numbers outout vector
if x_num > y_num then z <= x; else z <= y; end if;</pre>
end process:
end Behavioral;
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity max3 is
port (p, q, r : in std_logic_vector(2 downto 0);
            z : out std_logic_vector(2 downto 0)
       ):
end max3;
architecture struc of max3 is
component max_gen
generic (n : natural);
port (x, y : in std_logic_vector(n-1 downto 0);
             z : out std_logic_vector(n-1 downto 0)
      ):
end component;
signal w: std_logic_vector(2 downto 0);
begin
-- bubble max to output
ul: max_gen generic map(3) port map
    (x => p, y => q, z => w);
u2: max gen generic map(3) port map
        (x => w, y => r, z => z);
```