































## DDR SDRAM Operation similar to SDRAM Data placed on data bus on rising as well as falling clock edges Two data items per clock cycle Doubling the bandwidth of SDRAM Doubling number of data bytes per second

## Data Interleaving • High-Order Interleaving • Data for consecutive memory addresses are stored in the same memory module/unit • Advantage: • Divides memory space into two or more disjoint sub-spaces • Each sub-space may be accessed by a separate processor • Low-Order (fine) Interleaving • Data for consecutive memory address are stored in different memory modules/units • Advantage: • Increases memory bandwidth





