Abstract—The sparse matrix-dense vector multiplication (SpMV) is a common linear algebra operation consisting of a matrix multiplication between, as the name implies, a sparse matrix and a dense vector. SpMV is widely used in many real-world applications such as scientific computing and graph analytics.

This paper covers one of the possible representation used for sparse matrix in SpMV, COO. Of this problem, this paper quickly discuss CPU implementation and then focuses on GPU implementation, both naive version and more advanced versions using prefix sum, shared memory and warp operation. To do so we will need to add some sorting assumption to COO. Finally, the various results are compared and are suggested combination of the best kernels with some heuristic.

Index Terms—Sparse Matrix, SpMV, CUDA, Parallelization, Storage Format, Prefix Sum

#### I. INTRODUCTION

Sparse matrix vector multiplication (SpMV) is a core computation that is at the foundation of every implicit sparse linear algebra solver. It is also one of the most common primitive in scientific computing, and graph analytics, eg. it is present in software such as MatLab and Numpy.

Due to being an intrinsically memory-bound algorithm, its performance are limited by the bandwidth between the process and the memory, especially on highly parallelized, throughputoriented architectures such as GPU.

### II. PROBLEM STATEMENT

Sparse matrix vector multiplication (SpMV) is a matrix multiplication between a matrix A of size  $n \times m$  and a vector x of size  $m \times 1$ , which result in a vector y of size  $n \times 1$ computed as follows:

Fig. 1: Matrix Vector Multiplication

The particularity of Spmv, is that the matrix is sparse, meaning that most of its elements are empty (contains zero) and while the vector is dense, as in not sparse.

An efficient implementation of SpMV present various challenges, most of which are related to choosing a good storage format and having an efficient memory access. The latter of which, is required because, as mentioned before, SpMV is a memory-bound algorithm. In fact the arithmetic intensity, meaning the worst-case ratio between the number of arithmetic operation over the number of read/write operation, is very low:

$$Intensity = \frac{2 \ flop}{6 \cdot 4 \ bytes} = 0.083 \frac{flop}{bytes}$$

Instead the role of the storage format, during the program execution, is to facilitate such access.

### A. Storage Format

Multiple format exists such as Compressed Sparse Row (CSR), Coordinate (COO), ELLPACK (ELL), etc. In the present paper, the analysis is concentrated over the COO format. The latter is the simplest one, in which three array are used to represent the matrix:



Fig. 2: Example of COO format

- rows (/Ys): containing for every i the row (or y value), in which the *i*-th element of the matrix is;
- cols (/Xs): containing for every i the column (or x value), in which the i-th element of the matrix is
- values (/data): containing for every i the value of i-th element;

While the COO format may have no sorting guarantees, during the analysis of this paper it will be assumed the use of a COO sorted by row index and then by column index. This is required as the optimized kernel using prefix-sum are based on that assumption.

$$el1 < el2 := row1 < row2 \lor (row1 = row2 \land col1 < col2)$$

This make the format, partially, similar to Compressed Row Format (CSR); with the difference that in CSR the row vector is compressed, as the name implies, to an array contains pointers that mark the beginning of rows within the column and value array. CSR format will also be mentioned as point of comparison of the CPU implementation.



Fig. 3: Sorted COO and CSR format

### B. Parallelization

Being SpMV a conceptually easy operation, in order to parallelize it we can exploit independence between operation on some blocks of data, to obtain data parallelism.

The simplest way to split the data and to parallelize the operation, is to have a thread for each element in the COO format. This is simple but while the read operation on the matrix and the multiplying vector are not interfering; the write, in particular it is a read followed by an addition and finally a write, to the result vector can happen at the same time another thread is doing the same time it is accessing the same location. This is a race condition and to avoid it, atomic operations are required. The operation in question needed is atomicAdd, which perform read, addition and write atomically.



Fig. 4: Simple parallelization idea and its faults

But this approach has some limitations: the small but existing overhead of the atomic operation; but mostly the great amount of writing to same cell in the result vector. We can tackle the second one by exploiting the fact that to compute the product of a row and the vector it is only needed read access to the previous two and write access to a single element of the result vector.

$$\begin{pmatrix} \mathbf{a}_{11} & \mathbf{a}_{12} & \mathbf{a}_{13} \\ \mathbf{a}_{21} & \mathbf{a}_{22} & \mathbf{a}_{23} \\ \mathbf{a}_{31} & \mathbf{a}_{32} & \mathbf{a}_{33} \end{pmatrix} \begin{pmatrix} \mathbf{x}_{1} \\ \mathbf{x}_{2} \\ \mathbf{x}_{3} \end{pmatrix} = \begin{pmatrix} \mathbf{a}_{11}\mathbf{x}_{1} + \mathbf{a}_{12}\mathbf{x}_{2} + \mathbf{a}_{13}\mathbf{x}_{3} \\ \mathbf{a}_{21}\mathbf{x}_{1} + \mathbf{a}_{22}\mathbf{x}_{2} + \mathbf{a}_{23}\mathbf{x}_{3} \\ \mathbf{a}_{31}\mathbf{x}_{1} + \mathbf{a}_{32}\mathbf{x}_{2} + \mathbf{a}_{33}\mathbf{x}_{3} \end{pmatrix}$$

$$\begin{pmatrix} \mathbf{a}_{11} & \mathbf{a}_{12} & \mathbf{a}_{13} \\ \mathbf{a}_{21} & \mathbf{a}_{22} & \mathbf{a}_{23} \\ \mathbf{a}_{31} & \mathbf{a}_{32} & \mathbf{a}_{33} \end{pmatrix} \begin{pmatrix} \mathbf{x}_{1} \\ \mathbf{x}_{2} \\ \mathbf{x}_{3} \end{pmatrix} = \begin{pmatrix} \mathbf{a}_{11}\mathbf{x}_{1} + \mathbf{a}_{12}\mathbf{x}_{2} + \mathbf{a}_{13}\mathbf{x}_{3} \\ \mathbf{a}_{21}\mathbf{x}_{1} + \mathbf{a}_{22}\mathbf{x}_{2} + \mathbf{a}_{23}\mathbf{x}_{3} \\ \mathbf{a}_{31}\mathbf{x}_{1} + \mathbf{a}_{32}\mathbf{x}_{2} + \mathbf{a}_{33}\mathbf{x}_{3} \end{pmatrix}$$

$$\begin{pmatrix} \mathbf{a}_{11} & \mathbf{a}_{12} & \mathbf{a}_{13} \\ \mathbf{a}_{21} & \mathbf{a}_{22} & \mathbf{a}_{23} \\ \mathbf{a}_{31} & \mathbf{a}_{32} & \mathbf{a}_{33} \end{pmatrix} \begin{pmatrix} \mathbf{x}_{1} \\ \mathbf{x}_{2} \\ \mathbf{x}_{3} \end{pmatrix} = \begin{pmatrix} \mathbf{a}_{11}\mathbf{x}_{1} + \mathbf{a}_{12}\mathbf{x}_{2} + \mathbf{a}_{13}\mathbf{x}_{3} \\ \mathbf{a}_{21}\mathbf{x}_{1} + \mathbf{a}_{22}\mathbf{x}_{2} + \mathbf{a}_{23}\mathbf{x}_{3} \\ \mathbf{a}_{31}\mathbf{x}_{1} + \mathbf{a}_{32}\mathbf{x}_{2} + \mathbf{a}_{33}\mathbf{x}_{3} \end{pmatrix}$$

Fig. 5: Eg. rows independence of matrix vector multiplication

Because of this we can have a single write for each row, possibly decreasing the amount of write if there are more than a single entry for row. But the major improvement of this method is that we reduce the number of time we write on the same location, which improve performance, especially when using AtomicAdd, because when multiple write are performed only one can succeed while the other need to wait.

#### III. STATE OF THE ART

The state of art SpMV for CPU is OpenBLAS, which is an optimized BLAS (Basic Linear Algebra Subprograms). On the other hand, cuSPARSE is a Cuda based GPU accelerated BLAS which perform significantly faster than CPU only alternatives thanks to the higher degree of parallelization.

### IV. METHODOLOGY AND CONTRIBUTIONS

For the analysis, a COO CPU 1 and naive GPU 3 implementations were created. Both access data in the sparse matrix A sequentially and the resulting vector Y sequentially, sacrificing instead the sequentiality in the access of the dense multiplying vector v.

### Algorithm 1 COO SpMV on CPU

**Require:** The input vectors Ar, Ay, Av representing the COO matrix of size nnz, the vector X of size nrows.

```
1: procedure FUNCTION(Ar, Ay, Av, X, nnz)
2: for k in \{1 \dots nnz\} do
3: Y[Ay[k]] = Y[Ay[k]] + Av[k] * X[Ax[k]]
4: end for
5: return Y \triangleright the result vector 6: end procedure
```

We also implemented a CSR CPU implementation to have a point of comparison for the CPU version. Because of the size difference between CSR and COO, with CSR being normally smaller because of the compressed rows array, we expect the throughput of the latter to be greater than the one of COO as both are memory-bound application.

### Algorithm 2 CSR SpMV on CPU

```
Require: Same as before
 1: procedure Function(Ar, Acy, Av, X, nnz, nrows)
 2:
        for r in \{1 \dots nrows\} do
 3:
            end \leftarrow Acy[r+1]
 4:
            while k < end do
 5:
                Y[r] \leftarrow Y[r] + Av[k] * X[Ax[k]]
 6:
                k \leftarrow k + 1
 7:
            end while
 8:
        end for
 9:
        return Y

    b the result vector

10:
11: end procedure
```

The simple CPU version 1 can be parallelized, in order to make a baseline GPU version. This can be done by simply parallelizing the for, having a thread for each element of the matrix and replacing the assignment and addition with a atomicAdd, as shown in the following pseudo-code 3 .

## Algorithm 3 GPU baseline COO SpMV

```
Require: Same as before

1: procedure FUNCTION(Ar, Ay, Av, X, nnz)

2: for k in \{1 \dots nnz\} parallel do

3: atomicAdd(Y[Ay[k]], Av[k] * X[Ax[k]])

4: end for

5: return Y \triangleright the result vector

6: end procedure
```

But this simplicity comes with a cost: performance. That is because this kernel does not tries to optimize memory access so that they are coalesced; also because each thread perform very little operation, most of the time is spent dispatching threads.

So the first thing, we tried implementing is different access pattern, with relation to which thread does which operation, allowing a single thread to run multiple to better make use of cache locality.

## Algorithm 4 Generic cache optimized GPU version

```
Require: Same as before
 1: procedure Function(Ar, Ay, Av, X, nnz)
       for k in \{1...N THREADS\} parallel do
 2:
           per thread \leftarrow ceil(nnz/N THREADS)
 3:
 4:
           for j in \{1 \dots per\_thread\} do
               el \leftarrow \text{custom map}(k, i)
 5:
               atomicAdd(Y[Ay[el]], Av[el] * X[Ax[el]])
 6:
           end for
 7:
       end for
 8:
       return Y

    b the result vector

10: end procedure
```

In this code the function  $custom\_map$  is any map that make so that each entry in the COO format is visited one and only

once; in the following chapter VI-B, we will compare various of this possible map with the baseline.

It is still possible to increase performance, especially in the case of multiple element per single row. That is because, as already mentioned, the previous code is writing multiple times to the same resulting vector. To reduce this write it is possible to compute the prefix sum of element and then for each row only adding the last element and remove the first prefix sum value for that row. That reduce the amount to a slightly more than 2 write for each row. Notice that the following code 5, which compute the parallel prefix sum (also called scan), is partially incomplete for simplicity of explanation, avoiding handling size of COO not multiple of SIZE. SIZE is the unit of computation we can use synchronization primitive over it. in fact after every step of 6 it is required a '\_syncthread()' operation. Finally this is only partially a prefix sum, as it doesn't combine the result of multiple chunks of size SIZE because that would be more expensive than just doing two extra atomic add, at the end of the chunk (the start contains 0 so no operation is needed).

# **Algorithm 5** Naive prefix sum algorithm

```
Require: Same as before
 1: procedure Function(Ar, Ay, Av, X, nnz)
 2:
       for k in \{1...N\_THREADS\} parallel do
 3:
                                    4:
           sum[k] \leftarrow val[k] * vec[k]
           el \leftarrow k \% SIZE
 5:
                                     6:
 7:
          for s \leftarrow 1; s < SIZE; s \leftarrow s/2 do
              if el + s < SIZE then
 8:
                  sum[el + s] \leftarrow sum[el + s] + sum[el]
 9:
              end if
10:
          end for
11:
12:

    Save results to vector

          if el = SIZE - 1 then
13:
14:
              atomicAdd(res[y[k]], sum[el])
15:
           else
              if y[k] < y[k+1] then
16:
                  atomicAdd(res[y[k]], sum[el])
17:
                  atomicAdd(res[y[k+1]], -sum[el])
18:
19:
              end if
           end if
20:
       end for
21:
       return Y
                                         b the result vector
23: end procedure
```



Fig. 6: Naive prefix-sum/scan

Because it use about 2 write for each row, it is an improvement in most somewhat row dense matrix; but if most rows contain a single value, the previous algorithm would just instead compromise performance. To lower this number of write to almost a single write for row we need to do the prefix sum but only sum two elements if they are in the same row. In this case the last value of a row in the prefix sum is the value we searched and can add it to the result vector. Note in 7 that the same problem with end of chunks remain.

## Algorithm 6 Naive prefix sum algorithm

Require: Same as before

```
1: procedure Function(Ar, Ay, Av, X, nnz)
2:
       for k in \{1...N\_THREADS\} parallel do
                                   3:
          sum[k] \leftarrow val[k] * vec[k]
4:
          el \leftarrow k \% SIZE
5:
                                     6:
          for s \leftarrow 1; s < SIZE; s \leftarrow s/2 do
7:
              if el + s < SIZE and y[el + s] = y[el] then
8:
                 sum[el + s] \leftarrow sum[el + s] + sum[el]
9.
10:
              end if
          end for
11:

    Save results to vector

12:
          if el = SIZE - 1 or y[k] < y[k+1] then
13:
14:
              atomicAdd(res[y[k]], sum[el])
          end if
15:
16:
       end for
       return Y

    b the result vector

17:
18: end procedure
```

Up to this point the thread cooperated with each other with the use of shared memory and synchronization primitive. But it is possible to compute the same code using warp primitive. A warp is a group of threads that are scheduled together and guaranteed to execute in parallel, and have some function that allow cooperation at the hardware level. The one we are interested in is '\_\_shfl\_up\_sync', which share data from each thread in the thread to some thread n step on the right. In practice, in our use it perform a single step of figure 6, over the size WARP which is WARP < SIZE.

### Algorithm 7 Naive prefix sum algorithm

```
Require: Same as before
 1: procedure FUNCTION(Ar, Ay, Av, X, nnz)
       for k in \{1 \dots N\_THREADS\} parallel do
 2:
                                    3:
           sum\_i \leftarrow val[k] * vec[k]
 4:
           yi \leftarrow y[k]
 5:
           tid\_warp \leftarrow k \% WARP
 6:
 7:
                                      8:
           for s \leftarrow 1; s < SIZE; s \leftarrow s/2 do
               to\_add = \_\_shfl\_up\_sync(sum\_i, s)
 9:
               yi2 = \__shfl_up_sync(yi, s)
10:
              if tid \ warp >= s and yi2 = yi then
11:
12:
                  sum\_i \leftarrow sum\_i + to\_add;
13:
               end if
           end for
14:

    Save results to vector

15:
           y_next = _shfl_down_sync(yi, 1)
16:
           if tid\ warp = WARP - 1 or yi < y\ next then
17:
18:
               atomicAdd(res[yi], sum\_i)
19:
           end if
       end for
20:
       return Y
                                          b the result vector
21:
22: end procedure
```

In our case WARP = 32 and  $SIZE = 1024 = 32^2$  so we can use other two prefix sum to have a prefix sum over a single chuck of size SIZE. The code is not here reported, but the idea of the procedure is represented in the figure



Fig. 7: Prefix sum from WARP size to SIZE size

Finally some other algorithms were tested to implement an efficient prefix sum, but the result were not much better in most cases, and as such are here and in the result chapter only cited, the code for the work efficient, bank-conflict free version in the NVIDIA book.

#### V. SYSTEM DESCRIPTION AND EXPERIMENTAL SET-UP

#### A. System Description

The previous algorithms were tested with GCC 12.3, CUDA version 12.5 on the *Baldo* cluster in the partition *edu-short* only on the node *edu*01. That means the program were run on a system with a "AMD EPYC 9334" 32-Core CPU and as a GPU a "NVIDIA A30", the attributes of the latter can be seen in Table I.

| Metrics                             | Value       |
|-------------------------------------|-------------|
| Memory Size                         | 24 GB       |
| Peak FP32 Compute                   | 10.3 TFlops |
| Peak Memory Bandwidth (HBM2)        | 933 GBs     |
| Maximum number of threads per block | 1024        |
| Maximum # of block per grid         | 2147483647  |
| Warp size                           | 32          |
| SM counts                           | 56          |

TABLE I: System details

From this information, it is possible to gather that neither memory size nor peak FP32 operation will be a bottleneck as the matrix are at most some gigabyte once loaded in memory and the algorithm is low algebraic intensity. We can also note that the the number of block is limited to 1024, while the number of blocks is so large that for our use can be considered infinite, which we will do when using the baseline kernel. Finally, we notice the count of SM (Simultaneous Multiprocessor) which we will need to saturate to reach full performance, and the maximum memory bandwidth which will be the theoretical limiting factor of performance.

#### B. Dataset description

To test the implementations we use eight datasets II.

| Dataset           | Density     | Non-zero | Per row (avg) | Per row (max) |
|-------------------|-------------|----------|---------------|---------------|
| circuit5M_dc      | $10^{-4}\%$ | 14M      | 5.4           | 27            |
| delaunay_n23      | $10^{-4}\%$ | 50M      | 6.0           | 28            |
| europe osm        | $10^{-6}\%$ | 108M     | 2.1           | 13            |
| hugetrace-00000   | $10^{-5}\%$ | 6.9M     | 1.75          | 3             |
| mawi_201512020330 | $10^{-6}\%$ | 480M     | 2.1           | 210M          |
| model7            | 0.16%       | 51k      | 15.2          | 253           |
| mouse_gene        | 1.4%        | 29M      | 642           | 8k            |
| mycielskian16     | 1.3%        | 33M      | 679           | 25k           |

TABLE II: Datasets used in the analysis

The largest one *Mawi*, is also the one with some row and cols that are very dense, and because of this we expect it to be best performing with kernel which are better at aggregating rows of long size. We also added Mouse and mycielskian16 which have a high average entry per cell, and as such will probably perform best when using the prefix sum. Of medium size there are Delaunay with radial elements and Circuit5M which also has some radial element mixed with some more irregular patterns. Finally, the smallest is Model7 with somewhat irregular patterns.



Fig. 8: Visualization of the matrices

## VI. EXPERIMENTAL RESULTS

### A. CPU implementations

We measured the average time (over 20 cycles with 5 warmup), and as the figure 9 shows, CSR is faster than the COO implementation in most cases. In particular, over the datasets we measured the CSR implementation is 2.48 times faster (+148%) on average.

| Datasets    | COO<br>(ms) | COO<br>(GBs) | CSR<br>(ms) | CSR<br>(GBs) |
|-------------|-------------|--------------|-------------|--------------|
| circuit     | 22.71       | 20.28        | 10.12655    | 45.49        |
| delaunay    | 74.83       | 16.14        | 72.76855    | 16.60        |
| europe      | 331.19      | 7.83         | 332.649     | 7.80         |
| hugetrace   | 10.63       | 15.54        | 10.62155    | 15.54        |
| mawi        | 1015.80     | 11.34        | 282.75595   | 40.75        |
| model7      | 0.12        | 10.27        | 0.02405     | 50.92        |
| mouse       | 88.93       | 7.82         | 21.93315    | 31.70        |
| mycielskian | 102.37      | 32.16        | 24.88275    | 32.20        |

TABLE III: CPU implementations performance over datasets



Fig. 9: CPU implementations performance over datasets

In the Table III are also reported the bandwidth calculated from the average times, instead of the flops, that is because it is memory bound, so we care more about bandwidth. As it possible to see, CSR win in almost every case (by up to 5x in Model7), except for Hugetrace where it ties with COO and in Europe where COO is 0.38% faster. Most of these difference can be explained by the size reduction caused by the compression ratio (can also be seen as number of rows over number of not zero entries) of the row array. The greater the compression ratio is the greater the reduction of the memory access and as such the cache misses. This can mostly explain the data, except for Mawi, which possibly doesn't follow the normal trend because of its huge size and as such is more sensible to cache misses; and Delanunay which instead only get minimal performance improvements.



Fig. 10: Compression size reduction (only considering row size)

To test this hypothesis we used Model7 as datasets to evaluate cache misses, and the results are the one in the Table IV. These values are very rough as cachegrind doesn't allow testing of a single portion of code. As such, both test were conducted in the same exact codebase with the single difference of calling COO or CSR methods (so even the conversion from COO to CSR was done in both).

This minimize the difference between the test but doesn't solve the issue of the initialization causing some misses. To reduce the impact of the initial misses, the SpMV was compute 500 times.

As expected, CSR having the rows array compressed, cause less lower reference to memory location and so it also cause slightly less cache misses.

| Type | D Refs | D1 misses | LLd misses | D1 miss rate | LLd miss rate |
|------|--------|-----------|------------|--------------|---------------|
| COO  | 429M   | 5.35M     | 13.4k      | 1.2%         | 0.0%          |
| CSR  | 38M    | 4.03M     | 13.4k      | 1.1%         | 0.0%          |

TABLE IV: Valgrind's cachegrind tool results

Those are likely the major reason causing the COO, implementations to be slower, as all the rest is the same. In fact, as said before, here the COO is assumed to be sorted and as such the executions differ only by the memory access to the row of the two formats.

#### B. GPU implementations

The simple idea of a GPU Algorithm 3 can be implemented in various ways. The versions tested in this paper are:

- "Kernel 1 size": where each thread acquires locally adjacent elements;
- "Kernel threads size": where the distance between an element and the next that the thread acquire is the # threads;
- "Kernel warp size": where the distance between an element and the next that the thread acquire is the size of a warp;
- "Kernel block size": where the distance between an element and the next that the thread acquire is the size of a block:

It was, then, tested the performance of them, with respect to the number of thread per block and the number of blocks. As expected the first kernel is the worst one and warp size and block size are in the first place, while perform around the same. This is because of the fact that warp share cache and as such threads in same thread should access close position. The reason for "Kernel threads size" to be about half the performance of the warp one it is possibly connected to the fact that each thread need to access location that are pretty far apart, increasing cache misses.



Fig. 11: Throughput over block size of the various kernels



Fig. 12: Throughput over blocks number of the various kernels

Also as expected the two graph look very alike.

The kernels were then benchmarked with all the datasets, using the best parameter, those being 1024 threads for blocks and with 256 blocks.



Fig. 13: Performance of the kernels based on dataset with respect to baseline

And reported in the following table are the best kernel version and their respective improvements.

| Datasets    | Baseline<br>(GBs) | Best<br>kernel | Improvement over baseline |
|-------------|-------------------|----------------|---------------------------|
| circuit     | 177.183           | block_jump     | 1.15                      |
| delaunay    | 204.727           | block_jump     | 1.07                      |
| europe      | 99.8868           | block_jump     | 1.13                      |
| hugetrace   | 72.1631           | block_jump     | 1.04                      |
| mawi        | 23.71207614       | warp_jump      | 1.45                      |
| model7      | 2.34113           | warp_jump      | 1.14                      |
| mouse       | 53.7371           | block_jump     | 6.54                      |
| mycielskian | 36.9665           | block_size     | 7.65                      |

TABLE V: Results in table format

As it was expected, the worst performance come from the smallest dataset. The cause of this, is that GPU are optimized for throughput and so they have higher latency. So with smaller size datasets the latency become the limiting factor. For this reason we are less interested in them, as the comparison between the various kernel become less important, as most of the spent time is on the overhead (eg. creating a kernel).

Finally we can note, ignoring Model7, the "Kernel block size" has the most reliable performance as expected; while "Kernel warp size" has better performance only on Mawi by some margin. This is possibly related to the huge size of the matrix, but because of that, it is not possible to profile it.

In figure 14, as expected, the GPU implementations are generally much faster. On average the GPU implementation is 17.4x faster than the COO implementation and 7x faster then the CSR implementation. Model7, again show that GPU are not always the solution and for such a small matrix, the GPU overhead and the slower single core performance impact so much that the GPU version is less than half the speed of the CPU CSR; for this reason we will be ignoring it from now on. The only other outlier is mawi which contains row so dense that having them compressed have a big impact on performance as shown by the fact the CSR implementation can beat it even though it is run on CPU. But with the coming optimization the GPU version will be able to be faster than CSR version.



Fig. 14: Comparison with CPU. COO CPU is baseline.

### C. Prefix sum

In the figure 15, we compare multiple kernel implementation of the prefix sum. Some of them are 32, while other are 1024 in the sense whether or not the prefix sum is performed over WARP or BLOCK size. Also there are the various optimization presented in the previous chapter, such as using warp primitive and using prefix sum only over the same row to remove extra write to result vector.



Fig. 15: Various prefix sum over "ps 32" as baseline

As the graph show, the best performing overall both for the 32 and the 1024 case are the one that use warp primitive because as the NCU should it reduce the number of time the threads are stalled waiting for memory. That is the case in the first algorithm, because each thread is trying to access the shared memory causing it bank conflict.

Finally, we want to make note of the result of the kernel from the NVIDIA book, it should be a work efficient prefix sum without bank conflict, but it under-performs here. We were able to test that, this is only the case on A30 of 'edu01', while the performs much better on the L40s of 'edu02', possibly because of the much higher peak arithmetic performance, but this is outside the scope of this paper.

We finally implemented a kernel that put together the "Kernel prefix Jump" of the previous section and the "ps 32 warp equals". It was also tested the loop unroll feature of CUDA as final optimization.



Fig. 16: Performance using also block jump and unroll

While the increase in performance for the block jump is obtained, that is not the case for the loop unroll. CUDA already loop unroll based on heuristic and increasing how much it is unroll may be counterproductive, increasing the number of cache misses for the code.

## VII. CONCLUSIONS

In conclusion, we were able to create a kernel that is up to tens of times faster than baseline (10x for mawi, 20x for

Mouse and 30x for Mycielskian). This brings the totals result to the one in figure 17.



Fig. 17: Average of improvements over baseline

These results are strongly skewed by the row dense matrices. But, as it is possible to see in the table VI, ignoring the prefix sum 1024 versions which are best for very dense row matrix, all of the rest of the datasets have the best performance on prefix sum 32 warp jump\_block (at most the unroll version).

| Best kernel                  | GBs                                                                                                                                                                   |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ps 32 warp jump_block        | 363.2216063                                                                                                                                                           |
| ps 32 warp jump_block unroll | 412.0683638                                                                                                                                                           |
| ps 32 warp jump_block unroll | 153.8266709                                                                                                                                                           |
| ps 32 warp jump_block        | 95.11313069                                                                                                                                                           |
| ps 32 warp jump_block unroll | 186.3647494                                                                                                                                                           |
| ps 1024 warp equals          | 1098.117639                                                                                                                                                           |
| ps 1024 warp equals          | 1219.720757                                                                                                                                                           |
|                              | ps 32 warp jump_block<br>ps 32 warp jump_block unroll<br>ps 32 warp jump_block unroll<br>ps 32 warp jump_block<br>ps 32 warp jump_block unroll<br>ps 1024 warp equals |

TABLE VI: Results in table format

So, we can conclude that the prefix warp version is best among most of the one proposed in here in all scenarios. The only thing that remain to evaluate is whether or not to use the 1024 version. But as said before the 1024 version is best when the matrix is very row dense. We can easily check than in O(n), but is still need to be tested the feasibility of a O(n) before the kernel execution.

Finally, while the relative time ratio are accurate, as it is possible to see from the previous table, the bandwidth goes over the maximum for the A30. That is the case, because the actual arithmetic intensity increased, as the number of load and write to the resulting vector decreased.

#### A. Limitations

Because of multiple node downtime, task with priority, and profiler stopping working and throwing down the entire node, it was not possible to obtain reliable and comparable data using NCU. Because of that, it was only used to gain some insight but could not be used to demonstrate the reason behind the optimization gains.