## Improving 5-stage Pipeline Performance

- Lower t<sub>CLK</sub>: deeper pipelines
  - Overlap more instructions
- Higher CPI<sub>ideal</sub>: wider pipelines
  - Each pipeline stage processes multiple instructions
- Lower CPI<sub>stall</sub>: out-of-order execution
  - Execute each instruction as soon as its source operands are available
- Balance conflicting goals
  - Deeper & wider pipelines ⇒ more control hazards
  - Branch prediction
- It all works because of instruction-level parallelism (ILP)

## Limits To Single-Processor Performance

- Pipeline depth: getting close to pipelining limits
  - Clocking overheads, CPI degradation
- Branch prediction & memory latency limit the practical benefits of out-of-order execution
- Power grows superlinearly with higher frequency & more OoO logic
- Extreme design complexity
- Limited ILP → Must exploit DLP and TLP
  - Data-Level Parallelism: Vector extensions, GPUs
  - Thread-Level Parallelism: Multiple threads and cores

Andahis Low

Soverali

- ((1-f) + (5))

The fraction of S: Speed up that is speed up

That is speed up