# ·WYUNDAI

# HY5117400B Series

4M × 4-bit CMOS DRAM

#### DESCRIPTION

The HY5117400B is the new generation and fast dynamic RAM organized 4,194,304 x 4-bit. The HY5117400B utilizes Hyundai's CMOS silicon gate process technology as well as advanced circuit techniques to provide wide operating margins to the users. Multiplexed address inputs permit the HY5117400B to be packaged in standard 24/26 pin plastic SOJ, TSOP-II and Reverse TSOP-II.

The package size provides high system bit densities and is compatible with widely available automated testing and insertion equipments. System oriented feature includes single power supply of 5V± 10% tolerence and direct interfacing capability with high performance logic families such as Schottky TTL.

#### **FEATURES**

- · Low power dissipation
- Max. battery back-up 2.75mW (SL-part) Max. CMOS standby 2.2mW (SL-part) 5.5mW

Max. TTL standby 11.0mW Max. operating

| Speed | Power |
|-------|-------|
| 50    | 798mW |
| 60    | 660mW |
| 70    | 550mW |

- Single power supply of 5V±10%
- . TTL compatible inputs and outputs

Fast access and cycle time

| Speed | tRAC | tCAC | <b>t</b> PC |
|-------|------|------|-------------|
| 50    | 50ns | 13ns | 35ns        |
| 60    | 60ns | 15ns | 40ns        |
| 70    | 70ns | 18ns | 45ns        |

- · Fast page mode operation
- . Multi-bit test capability
- · Read-Modify-Write capability
- CAS-before-RAS, RAS-only, Hidden refresh and Self refresh capability
- 2048 refresh cycles /256ms (SL-part) 2048 refresh cycles /32ms

### PIN DESCRIPTION

| RAS       | Row Address Strobe    |  |  |  |
|-----------|-----------------------|--|--|--|
| CAS       | Column Address Strobe |  |  |  |
| WE        | Write Enable          |  |  |  |
| ŌĒ        | Output Enable         |  |  |  |
| AD - A10  | Address Input         |  |  |  |
| DQ0 - DQ3 | Data Input/Output     |  |  |  |
| Vcc       | Power (+5V)           |  |  |  |
| Vss       | Ground                |  |  |  |

### PIN CONNECTION

| VCC 10<br>D000 2<br>D010 3<br>WED 4<br>RASO 5<br>NCC 6 | 26 0 VSS<br>25 0 DQ3<br>24 0 DQ2<br>23 0 CAS<br>22 0 OE<br>21 0 A9 | VCCU 10<br>DQ0U 2<br>DQ1U 3<br>WEU 4<br>PASC 5<br>NCC 6 | 26 DVSS<br>25 DDQ3<br>24 DDQ2<br>23 DQAS<br>22 DOE<br>21 DA9 | VSS q 26<br>DQ3 q 25<br>DQ2 q 24<br>CAS q 23<br>OE q 22<br>A9 q 21 | 0 2 B DQ1<br>4 B RAS<br>6 B NC |
|--------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------|
| A100 8                                                 | 19 DA8                                                             | A100 8                                                  | 19 DA8                                                       | A8 m 19                                                            | 8 PA10                         |
| A00 9                                                  | 18 DA7                                                             | A00 9                                                   | 18 DA7                                                       | A7 m 18                                                            | 9 PA0                          |
| A10 10                                                 | 17 DA6                                                             | A10 10                                                  | 17 DA6                                                       | A6 m 17                                                            | 10 PA1                         |
| A20 11                                                 | 16 DA5                                                             | A20 11                                                  | 16 DA5                                                       | A5 m 16                                                            | 11 PA2                         |
| A30 12                                                 | 15 DA4                                                             | A30 12                                                  | 15 DA4                                                       | A4 m 15                                                            | 12 PA3                         |
| VCC 0 13                                               | 14 DVSS                                                            | VCC 0 13                                                | 14 DVSS                                                      | VSS m 14                                                           | 13 PVCC                        |



# ABSOLUTE MAXIMUM RATING

| SYMBOL    | PARAMETER                          | RATING      | UNIT     |
|-----------|------------------------------------|-------------|----------|
| TA        | Ambient Temperature                | 0 to 70     | ℃        |
| TSTG      | Storage Temperature                | -55 to 150  | °C       |
| VIN, VOUT | Voltage on Any Pin Relative to Vss | -1.0 to 7.0 | V        |
| Vcc       | Voltage on Vcc Relative to Vss     | -1.0 to 7.0 | V        |
| los       | Short Circuit Output Current       | 50          | mA       |
| PD        | Power Dissipation                  | 1           | W        |
| TSOLDER   | Soldering Temperature • Time       | 260 • 10    | °C • sec |

NOTE: Operation at or above Absolute Maximum Ratings can adversely affect device reliability.

# RECOMMENDED DC OPERATING CONDITIONS

(TA = 0°C to 70°C)

| SYMBOL | PARAMETER          | MIN. | TYP. | MAX.    | UNIT |
|--------|--------------------|------|------|---------|------|
| Vcc    | Supply Voltage     | 4.5  | 5.0  | 5.5     | V    |
| ViH    | Input High Voltage | 2.4  | -    | Vcc+1.0 | ٧    |
| VIL    | Input Low Voltage  | -1.0 | -    | 0.8     | ٧    |

NOTE: All Voltage are referenced to Vss.

#### DC CHARACTERISTICS

(TA=0°C to 70°C, Vcc=5V±10%, Vss=0V, unless otherwise noted.)

| SYMBOL | PARAMETER                                             | TEST CONDITIONS                                                                              | SPEED/<br>POWER | MIN. | MAX.              | UNIT | NOTE        |
|--------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|------|-------------------|------|-------------|
| ILI    | Input Leakage Current<br>(Any Input Pins)             | Vss ≤ ViN ≤ Vcc+1.0,<br>All other pins not under te                                          | st = Vss        | -10  | 10                | μА   |             |
| ILO    | Output Leakage Current (High impedance State)         | Vss ≤ Vout ≤ Vcc<br>RAS & CAS at ViH                                                         |                 | -10  | 10                | μА   |             |
| ICC1   | Vcc Supply Current,<br>Operating                      | tRC = tRC (min.)                                                                             | 50              | -    | 145<br>120        | mA   | 1,2,3       |
|        | Operating                                             |                                                                                              | 60<br>70        | -    | 100               |      | 1           |
| ICC2   | Vcc Supply Current,<br>TTL Standby                    | RAS & CAS at VIH (min), other inputs ≥ Vss                                                   | <del></del>     | -    | 2                 | mA   |             |
| ICC3   | Vcc Supply Current,<br>RAS-only refresh               | trc = trc (min.)                                                                             | 50<br>60<br>70  | -    | 145<br>120<br>100 | mA   | 1,3         |
| ICC4   | Vcc Supply Current,<br>Fast Page mode                 | tPC = tPC (min.)                                                                             | 50<br>60<br>70  | -    | 90<br>80<br>70    | mA   | 1,2,3       |
| ICC5   | Vcc Supply Current,<br>CMOS Standby                   | RAS & CAS ≥ Vcc-0.2V                                                                         | SL-part         | -    | 0.4               | mA   | 5           |
| ICC6   | Vcc Supply Current,<br>CAS-before- RAS<br>refresh     | trc = trc (min.)                                                                             | 50<br>60<br>70  | -    | 145<br>120<br>100 | mA   | 1,3         |
| ICC7   | Vcc Sypply Current,<br>Battery Back Up                | tRC = 125µs,<br>CAS = CBR cycling or                                                         | tRAS≤<br>300ns  |      | 300               | μА   | 1, 4, 5     |
|        | (SL-Part Only)                                        | 0.2V, WE = Vcc-0.2V,<br>A0-A10 = Vcc-0.2V or<br>0.2V, DQ0-DQ3 =<br>Vcc-0.2V, 0.2V or open    | tRAS≤<br>1μs    | -    | 500               |      | i<br>:<br>: |
| ICC8   | Vcc Supply Current,<br>Self Refresh<br>(SL-Part only) | RAS & CAS < 0.2V,<br>OE & WE & A0-A10=Vcc-0.2V or<br>0.2V, DQ0-DQ3=Vcc-0.2V, 0.2V<br>or open |                 | -    | 300               | μА   | 5           |
| VOL    | Output Low Voltage                                    | IOL = 4.2mA                                                                                  |                 | -    | 0.4               | V    |             |
| Voн    | Output High Voltage                                   | Юн = -5 0mA                                                                                  |                 | 2.4  | i                 | V    | :           |

#### NOTE:

- 1. ICC1, ICC3, ICC4, ICC6 and ICC7 depend on cycle rates.
- 2. ICC1, ICC3, ICC4 and ICC6 dependent on output loading. Specified values are obtained with the output open.
- 3. Icc is specified as average current. Icc1, Icc3, Icc6, Address can be changed maximum two times while RAS =VIL. Icc4, Address can be changed maximum once while CAS=VIH.
- tRAS(max.) =1µs is only applied to refresh of battery backup but tRAS(max.) =10µs is applied to normal functional operationg.
- 5. ICC5(max.) =0.4mA and ICC7 and ICC8 are applied to SL-part only.

# **AC CHARACTERISTICS**

(TA=0°C to 70°C, Vcc=5V  $\pm$  10%, Vss=0V, unless otherwise noted.)

|    |        |                                               |               | HY5117    | 400BJ/T | /R/SLJ/S  | SLT/SLI | ₹            |          |          |
|----|--------|-----------------------------------------------|---------------|-----------|---------|-----------|---------|--------------|----------|----------|
| #  | SYMBOL | SYMBOL PARAMETER                              |               | -50 -60   |         |           | 70      | UNIT         | NOTE     |          |
|    |        |                                               | MIN           | MAX       | MIN     | MAX       | MIN     | MAX          | 1        |          |
| 1  | tRC    | Random Read or Write Cycle Time               | 90            | -         | 110     | -         | 130     | -            | ns       |          |
| 2  | tRWC   | Read-Modify-Write Cycle Time                  | 140           | -         | 160     | -         | 180     |              | ns       |          |
| 3  | tPC    | Fast Page Mode Cycle Time                     | 35            | -         | 40      | -         | 45      |              | ns       | <u> </u> |
| 4  | tPRWC  | Fast Page Mode Read-Modify-Writ<br>Cycle Time | e 80          |           | 85      | -         | 90      | -            | ns       |          |
| 5  | tRAC   | Access Time form RAS                          | -             | 50        |         | 60        |         | 70           | пѕ       | 4,9,10   |
| 6  | tCAC   | Access Time from CAS                          | -             | 13        | -       | 15        | _       | 18           | ns       | 4,9      |
| 7  | tAA    | Access Time from Column Address               | 3 -           | 25        | -       | 30        | _       | 35           | ns       | 4,10     |
| 8  | tCPA   | Access Time from CAS Precharge                | -             | 30        | _       | 35        | -       | 40           | ns       | 4        |
| 9  | tCLZ   | CAS to Output Low Impedance                   | 0             | -         | 0       | -         | 0       | _            | лѕ       |          |
| 10 | tOFF   | Output Buffer Turn-off Delay                  | 0             | 10        | 0       | 13        | 0       | 15           | ns       |          |
| 11 | tT     | Transition Time (Rise and Fall)               | 3             | 50        | 3       | 50        | 3       | 50           | ns       | 3        |
| 12 | tRP    | RAS Precharge Time                            | 30            | -         | 40      | _         | 50      | -            | ns       |          |
| 13 | tRAS   | RAS Pulse Width                               | 50            | 10K       | 60      | 10K       | 70      | 10K          | ns       | <u> </u> |
| 14 | tRASP  | RAS Pulse Width (Fast Page Mode               | ) 50          | 200K      | 60      | 200K      | 70      | 200K         | ns       |          |
| 15 | tRSH   | RAS Hold Time                                 | 13            | -         | 15      | -         | 18      | <u> </u>     | ns       |          |
| 16 | tCSH   | CAS Hold Time                                 | 50            | -         | 60      | _         | 70      |              | ns       |          |
| 17 | tCAS   | CAS Pulse width                               | 13            | 10K       | 15      | 10K       | 18      | 10K          | ns       |          |
| 18 | tRCD   | RAS to CAS Delay                              | 18            | 37        | 20      | 45        | 20      | 52           | ns       | 9        |
| 19 | tRAD   | RAS to Column Address Delay Tin               | ne 10         | 30        | 15      | 35        | 15      | 40           | ns       | 10       |
| 20 | tCRP   | CAS to RAS Precharge Time                     | 5             | -         | 5       | _         | 5       | -            | ns       |          |
| 21 | tCP    | CAS Precharge Time                            | 8             |           | 10      |           | 10      | -            | ns       |          |
| 22 | tASR   | Row Address Set-up Time                       | 0             |           | 0       | -         | 0       | -            | ns       |          |
| 23 | tRAH   | Row Address Hold time                         | 8             | <u> </u>  | 10      | -         | 10      |              | กร       |          |
| 24 | tASC   | Column Address Set-up Time                    | 0             |           | 0       |           | 0       | _            | ns       |          |
| 25 | tCAH   | Column Address Hold Time                      | 10            | -         | 10      | -         | 10      | <del>-</del> | ns       |          |
| 26 | tAR    | Column Address Hold Time from R               | AS 50         | -         | 50      | -         | 55      | -            | ns       |          |
| 27 | tRAL   | Column Address to RAS Lead Tim                | e 25          | †         | 30      | -         | 35      | -            | ns       |          |
| 28 | tRCS   | Read Command Set-up Time                      | 0             | -         | 0       | _         | 0       | -            | ns       |          |
| 29 | tRCH   | Read Command Hold Time<br>Referenced to CAS   | 0             | -         | 0       | -         | 0       | -            | ns       | 6        |
| 30 | trrh   | Read Command Hold Time<br>Referenced to RAS   | 0             | -         | 0       | -         | 0       | -            | ns       | 6        |
| 31 | twch   | Write Command Hold Time                       | 8             | -         | 10      |           | 10      | -            | ns       | _        |
| 32 | twcr   | Write Command Hold Time from R                | AS 45         |           | 55      | -         | 60      |              | ns       |          |
| 33 | tWP    | Write Command Pulse Width                     | 8             | -         | 10      | -         | 10      | -            | ns       |          |
| 34 | tRWL   | Write Command to RAS Lead Time                | 13            | T         | 15      | -         | 18      |              | ns       |          |
| 35 | tCWL   | Write Command to CAS Lead Time                | 13            | -         | 15      | -         | 18      |              | ns       |          |
| 36 | tDS    | Data-In Set-up Time                           | 0             | -         | 0       |           | 0       |              | ns       | 7        |
| 37 | tDH    | Data-In Hold Time                             | 10            | -         | 10      | -         | 10      | -            | ns       | 7        |
| 38 | tohr   | Data-In Hold Time Referenced to F             | <b>EAS</b> 50 |           | 50      | -         | 55      | -            | ns       |          |
| 39 | tREF   | Refresh Period (2048)                         | -<br>Part -   | 32<br>256 | -       | 32<br>256 | -       | 32<br>256    | ms<br>ms | 12<br>11 |
| 40 | twcs   | Write Command Set up Time                     | 0             | -         | 0       | ٠.        | 0       |              | ns       | 8        |

534 1AD46-00-MAY95

# **AC CHARACTERISTICS**

(continued)

|    |        |                                             |      | HY51174 | 100BJ/T | /R/SLJ/  | SLT/SL | R   |      |      |
|----|--------|---------------------------------------------|------|---------|---------|----------|--------|-----|------|------|
| #  | SYMBOL | PARAMETER                                   | 4    | 50      | - 4     | 60       | -      | 70  | UNIT | NOTE |
|    |        |                                             | MIN  | MAX     | MIN     | MAX      | MIN    | MAX | 1    | 1    |
| 41 | tCWD   | CAS to WE Delay Time                        | 33   | -       | 38      | -        | 43     | -   | ns   | 8    |
| 42 | tRWD   | RAS to WE Delay Time                        | 70   | -       | 83      | -        | 95     | -   | ns   | 8    |
| 43 | tAWD   | Column Address to WE Delay Time             | 45   | -       | 53      | -        | 60     | -   | ns   | 8    |
| 44 | tCSR   | CAS Set-up Time (CBR Cycle)                 | 5    | -       | 5       | -        | 5      | -   | ns   |      |
| 45 | tCHR   | CAS Hold Time (CBR Cycle)                   | 10   | -       | 10      | -        | 10     | -   | ns   |      |
| 46 | tRPC   | RAS to CAS Precharge Time                   | 0    | -       | 0       | -        | 0      | -   | ns   |      |
| 47 | tCPT   | CAS Precharge Time (CBR Counter<br>Test)    | 15   | -       | 20      | -        | 25     | -   | ns   |      |
| 48 | tROH   | RAS Hold Time Referenced to OE              | 0    | -       | 0       |          | 0      | -   | ns   | L .  |
| 49 | tOEA   | OE Access Time                              | -    | 15      | -       | 18       | -      | 20  | ns   |      |
| 50 | tOED   | OE to Data Delay                            | 13   | -       | 15      |          | 15     | -   | ns   |      |
| 51 | tOEZ   | Output Buffer Turn Off Delay Time           | 0    | 10      | 0       | 13       | 0      | 15  | ns   |      |
| 52 | tOEH   | OE Command Hold Time                        | 10   | -       | 10      | -        | 10     | Γ-  | ns   |      |
| 53 | tCPWD  | WE Delay Time from CAS Precharge            | 30   | -       | 35      | -        | 40     | -   | ns   |      |
| 54 | tRHCP  | RAS Hold Time from CAS Precharge            | 30   | -       | 35      | -        | 40     | -   | ns   | 8    |
| 55 | tWRP   | WE to RAS Precharge Time<br>(CBR Cycle)     | 10   | -       | 10      | -        | 10     | -   | ns   |      |
| 56 | tWRH   | WE to RAS Hold Time (CBR Cycle)             | 10   | _       | 10      | -        | 10     | -   | ns   |      |
| 57 | twts   | Write Command Set-up Time<br>(Test Mode In) | 10   | -       | 10      | -        | 10     | -   | ns   |      |
| 58 | twTH   | Write Command Hold Time<br>(Test Mode In)   | 10   | -       | 10      | -        | 10     | -   | ns   |      |
| 59 | tRASS  | RAS Pulse Width (Self Refresh)              | 100  | -       | 100     | _        | 100    |     | μS   |      |
| 60 | tRPS   | RAS Precharge Time (Self Refresh)           | 90   | -       | 110     | <u> </u> | 130    | -   | ns   |      |
| 61 | tCHS   | CAS Hold Time (Self Refresh)                | - 50 | -       | - 50    | -        | - 50   | -   | ns   |      |

# AC CHARACTERISTICS IN TEST MODE

# NOTE13

|    |        |                                                | HY5117400BJ/T/R/SLJ/SLT/SLR |      |      |      |      | R    |       |        |      |      |
|----|--------|------------------------------------------------|-----------------------------|------|------|------|------|------|-------|--------|------|------|
| #  | SYMBOL | PARAMETER                                      | -                           | - 50 |      | - 50 |      | 60   | 0 -70 |        | UNIT | NOTE |
|    |        |                                                | MIN.                        | MAX. | MIN. | MAX. | MIN. | MAX. | ]     |        |      |      |
| 1  | tRC    | Random Read or Write Cycle Time                | 95                          | -    | 115  | -    | 135  | -    | ns    |        |      |      |
| 2  | tRWC   | Read-Modify-Write Cycle Time                   | 115                         | -    | 135  | -    | 160  | -    | ns    |        |      |      |
| 3  | tPC    | Fast Page Mode Cycle Time                      | 40                          | -    | 45   | -    | 50   | -    | ns    |        |      |      |
| 4  | tPRWC  | Fast Page Mode Read-Modify-Write<br>Cycle Time | 60                          | -    | 65   | -    | 75   | -    | ns    |        |      |      |
| 5  | tRAC   | Access Time form RAS                           | -                           | 55   | -    | 65   | -    | 75   | ns    | 4,9,10 |      |      |
| 6  | tCAC   | Access Time from CAS                           | -                           | 18   |      | 20   | -    | 23   | ns    | 4,9    |      |      |
| 7  | taa    | Access Time from Column Address                | -                           | 30   | -    | 35   |      | 40   | ns    | 4,10   |      |      |
| 8  | tCPA   | Access Time from CAS Precharge                 | -                           | 35   | -    | 40   | -    | 45   | ns    | 4      |      |      |
| 13 | tRAS   | RAS Pulse Width                                | 55                          | 10K  | 65   | 10K  | 75   | 10K  | ns    |        |      |      |
| 14 | tRASP  | RAS Pulse Width (Fast Page Mode)               | 55                          | 100K | 65   | 100K | 75   | 100K | ns    |        |      |      |
| 15 | tRSH   | RAS Hold Time                                  | 18                          | -    | 20   | -    | 23   | -    | ns    |        |      |      |
| 16 | tCSH   | CAS Hold Time                                  | 55                          | -    | 65   | -    | 75   | -    | ns    |        |      |      |
| 17 | tCAS   | CAS Pulse width                                | 18                          | 10K  | 20   | 10K  | 23   | 10K  | ns    |        |      |      |
| 27 | tRAL   | Column Address to RAS Lead Time                | 30                          | -    | 35   | -    | 40   | -    | ns    |        |      |      |
| 41 | tCWD   | CAS to WE Delay Time                           | 18                          | -    | 20   | -    | 23   | -    | ns    | 8      |      |      |
| 42 | tRWD   | RAS to WE Delay Time                           | 55                          | -    | 65   | -    | 75   | -    | ns    | 8      |      |      |
| 43 | tAWD   | Column Address to WE Delay Time                | 30                          | -    | 35   | -    | 40   | -    | กร    | 8      |      |      |
| 49 | tOEA   | OE Access Time                                 | -                           | 20   | _    | 20   | _    | 25   | ns    |        |      |      |
| 50 | tOED   | ŎE to Data Delay                               | 20                          | -    | 20   | -    | 25   | -    | ns    |        |      |      |
| 51 | tOEH   | OE Command Hold Time                           | 20                          | -    | 20   | -    | 25   | -    | ns    |        |      |      |

536 1AD46-00-MAY95

#### NOTE:

- An initial pause of 200μs is required after power-up followed by any 8 RAS only or CAS-before-RAS refresh cycles proper device operation is achieved.
- If RAS=Vss during power-up, the device could begin an active cycle. These condition results in higher current than necessary which is demanded from the power supply during power-up. It is recommended that RAS and CAS track with Vcc during power-up or be held at a valid VIH in order to minimize the power-up current.
- 3. VIH(min.) and VIL(max.) are reference levels for measuring timing of input signals. Also, transition times are measured between VIH(min.) and VIL(max.), and are assumed to be 5ns for all inputs.
- 4. Measured at VOH=2.4V and VOL=0.4V with a load equivalent to 2 TTL loads and 100pF.
- toFF(max.) and toEz define the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 6. Either tRCH or tRRH must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in early write cycles and WE leading edge in Read-Modify-Write cycles.
- 8. twos, trwo, towo, tawo and topwo are not restrictive operating parameters. They are included in the data sheet as electrical parameters only. If twos≥twos(min.), the cycle is an early write cycle and data output will remain open circuit (high impedance) through the entire cycle. If trwob≥trwo(min.), tcwob≥tcwo(min.), tawob≥tawo(min.), and tcpwob≥tcpwo(min.), the cycle is a Read-Modify-Write cycle and data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indetermined.
- Operation within the tRCD(max.) limit insures that tRAC(max.) can be met. tRCD(max.) is specified as a reference point only. If tRCD is greater than the specified tRCD(max.) limit, then access time is controlled by tCAC.
- 10.Operation within the tRAD(max.) limit insures that tRAC(max.) can be met. tRAD(max.) is specified as a reference point only. If tRAD is greater than the specified tRAD(max.) limit, then access time is controlled by tAA.
- 11.tREF(max.)=256ms is applied to SL-Parts.
- 12.A burst of 2048 CAS-before-RAS refresh cycles must be executed within 32ms (256ms for SL-part) after exiting self refresh.
- 13. These specifications are applied to the Test Mode.

#### CAPACITANCE

(TA=25°C, Vcc=5V±10%, Vss=0V, f=1MHz, unless otherwise noted.)

| SYMBOL | PARAMETER                               | TYP. | MAX. | UNIT |
|--------|-----------------------------------------|------|------|------|
| CIN1   | Input Capacitance (A0-A10)              | -    | 5    | pF   |
| CIN2   | Input Capacitance (RAS,CAS,WE,OE)       |      | 7    | ρF   |
| CDQ    | Data Input/Output Capacitance (DQ0-DQ3) | -    | 7    | pF   |

#### **TIMING DIAGRAM**

#### READ CYCLE



#### EARLY WRITE CYCLE



# WRITE CYCLE (OE CONTROLLED WRITE)



#### READ-MODIFY-WRITE CYCLE



#### FAST PAGE MODE READ CYCLE



#### FAST PAGE MODE EARLY WRITE CYCLE



#### FAST PAGE MODE READ-MODIFY-WRITE CYCLE



## RAS-ONLY REFRESH CYCLE



NOTE: OE and WE = "H" or "L"

# CAS-BEFORE-RAS REFRESH CYCLE



NOTE:A0-10 and OE = "H" or "L"

# HIDDEN REFRESH CYCLE (READ)



#### HIDDEN REFRESH CYCLE (WRITE)



### CAS-BEFORE-RAS SELF REFRESH CYCLE



NOTE:A0-10. OE and WE = "H" or "L"

# CAS-BEFORE-RAS REFRESH COUNTER TEST CYCLE



#### **TEST MODE**

The HY5117400B is a DRAM organized 4,194,304 × 4-bit. It is internally organized 1,048,576 × 16-bit. In Test Mode, data are written into 16 sectors (Each is composed of 1M bits) in parallel and retrieved the same way. Column address A0 and A1 are not used. If, upon reading, 4-bit data from 4 sectors connected to one DQ pin are equal (all "1"s or "0"s), the DQ pin indicates a "1". If they are not equal, the DQ pin indicates a "0". Belowing shows the timing diagram of the HY5117400B to enter Test Mode. In Test Mode, the 4M×4 DRAM can be tested as if it were a 1M×4 DRAM. WE, CAS-before-RAS cycle (Test Mode In Cycle) puts the HY5117400B into Test Mode and CAS-before-RAS or RAS-only refresh cycle puts it back into Normal Mode. In Test Mode, WE, CAS-before-RAS cycle shall be used for the refresh operation. The Test Mode function reduces test time (1/4 in case of N test pattern).

#### TEST MODE IN CYCLE



# **BLOCK DIAGRAM IN TEST MODE**



#### **PAKAGE INFORMATION**

#### 300 mil 24/26 pin Small Outline J-form Package (J)



#### 300 mil 24/26 pin Thin Small Outline Package (T)(R)



# ORDERING INFORMATION

| PART NO       | SOEED    | POWER   | PACKAGE    |
|---------------|----------|---------|------------|
| HY5117400BJ   | 50/60/70 |         | SOJ        |
| HY5117400BSLJ | 50/60/70 | SL-part | SOJ        |
| HY5117400BT   | 50/60/70 |         | TSOP-II    |
| HY5117400SLT  | 50/60/70 | SL-part | TSOP-II    |
| HY5117400BR   | 50/60/70 |         | TSOP-II(R) |
| HY5117400BSLR | 50/60/70 | SL-part | TSOP-II(R) |