# Communication-Based Mapping Using Shared Pages

Matthias Diener, Eduardo H. M. Cruz, Philippe O. A. Navaux

Federal University of Rio Grande do Sul, Porto Alegre, Brazil {mdiener,ehmcruz,navaux}@inf.ufrgs.br

http://inf.ufrgs.br/~mdiener





INTRODUCTION

### WHAT IS COMMUNICATION-BASED MAPPING?

Computer systems have complex memory hierarchies, influence communication efficiency

•0

### WHAT IS COMMUNICATION-BASED MAPPING?

Computer systems have complex memory hierarchies, influence communication efficiency



•0

Computer systems have complex memory hierarchies, influence communication efficiency



•0

Computer systems have complex memory hierarchies, influence communication efficiency



 Computer systems have complex memory hierarchies, influence communication efficiency

Introduction



Computer systems have complex memory hierarchies, influence communication efficiency

INTRODUCTION

Map threads to the hardware topology according to the communication between them



Computer systems have complex memory hierarchies, influence communication efficiency

- Map threads to the hardware topology according to the communication between them
- Goal: Improve performance and energy efficiency



 Computer systems have complex memory hierarchies, influence communication efficiency

- Map threads to the hardware topology according to the communication between them
- Goal: Improve performance and energy efficiency
  - ► Reduce cache misses



Computer systems have complex memory hierarchies, influence communication efficiency

- Map threads to the hardware topology according to the communication between them
- Goal: Improve performance and energy efficiency
  - Reduce cache misses
  - Improve interconnections usage



Computer systems have complex memory hierarchies, influence communication efficiency

- Map threads to the hardware topology according to the communication between them
- Goal: Improve performance and energy efficiency
  - Reduce cache misses
  - Improve interconnections usage
  - Increase locality of memory accesses



INTRODUCTION

### COMMUNICATION IN SHARED MEMORY

► Focus on parallel applications that use **shared memory**, inter-thread communication

► Focus on parallel applications that use **shared memory**, inter-thread communication

### Main challenge

INTRODUCTION

Communication is **implicit** 

⇒ need to analyze memory access behavior

 Focus on parallel applications that use shared memory, inter-thread communication

### Main challenge

Communication is **implicit** 

- ⇒ need to analyze memory access behavior
- Previous work:

INTRODUCTION

Memory traces (high overhead)

 Focus on parallel applications that use shared memory, inter-thread communication

### Main challenge

### Communication is **implicit**

- ⇒ need to analyze memory access behavior
- Previous work:

- Memory traces (high overhead)
- Hardware statistics (imprecise, hardware dependent)

Focus on parallel applications that use shared memory, inter-thread communication

### Main challenge

### Communication is **implicit**

⇒ need to analyze memory access behavior

#### Previous work:

- Memory traces (high overhead)
- Hardware statistics (imprecise, hardware dependent)
- Modifying runtime libraries (only for a subset of applications)

SPCD: Shared Pages Communication Detection Use virtual memory for detection

INTRODUCTION

▶ Use virtual memory implementation of the operating system

- ▶ Use virtual memory implementation of the operating system
  - ► Threads of a parallel application share the virtual address space, common page table

**EVALUATION** 

- Use virtual memory implementation of the operating system
  - ► Threads of a parallel application share the virtual address space, common page table
  - On memory access to a page that is not in the page table, application causes page fault

- Use virtual memory implementation of the operating system
  - Threads of a parallel application share the virtual address space, common page table
  - On memory access to a page that is not in the page table, application causes page fault
  - Page fault is resolved by the OS

- Use virtual memory implementation of the operating system
  - ► Threads of a parallel application share the virtual address space, common page table
  - On memory access to a page that is not in the page table, application causes page fault
  - Page fault is resolved by the OS
- ► Two parts:

- Use virtual memory implementation of the operating system
  - Threads of a parallel application share the virtual address space, common page table
  - On memory access to a page that is not in the page table, application causes page fault
  - Page fault is resolved by the OS
- ► Two parts:
  - 1. Detect Communication

- Use virtual memory implementation of the operating system
  - Threads of a parallel application share the virtual address space, common page table

EVALUATION

- On memory access to a page that is not in the page table, application causes page fault
- Page fault is resolved by the OS
- ► Two parts:
  - 1. Detect Communication
  - Map threads to hardware topology

INTRODUCTION

### SPCD: ANALYZING MEMORY ACCESS BEHAVIOR

### SPCD: ANALYZING MEMORY ACCESS BEHAVIOR

▶ Analyze memory access behavior by observing page faults

### SPCD: Analyzing Memory Access Behavior

- Analyze memory access behavior by observing page faults
  - Store information about them (address, thread ID)
  - Page faults with the same address: communication event
- Granularity of detection is configurable
  - Divide address space into memory regions



**EVALUATION** 

### Problem:

Only 1 page fault per page

## Problem:

Only 1 page fault per page

Insert additional page faults in the application



**EVALUATION** 

### SPCD: Additional Page Faults

### Problem:

Only 1 page fault per page

- Insert additional page faults in the application
- Page faults can be resolved with a low overhead



**EVALUATION** 

**EVALUATION** 

► Implemented as kernel module for Linux

### SPCD: IMPLEMENTATION

- Implemented as kernel module for Linux
- Store memory accesses in a hash table, indexed by the virtual address

|           | Virtual<br>address<br>space           |            |
|-----------|---------------------------------------|------------|
| $\langle$ | Hash table                            |            |
|           | List of com-<br>municating<br>threads | Thread IDs |

### SPCD: IMPLEMENTATION

- Implemented as kernel module for Linux
- Store memory accesses in a hash table, indexed by the virtual address

 Store communication events in communication matrix



### SPCD: IMPLEMENTATION

INTRODUCTION

- Implemented as kernel module for Linux
- Store memory accesses in a hash table, indexed by the virtual address

 Store communication events in communication matrix





### SPCD: EXAMPLE

INTRODUCTION

| Virtual<br>address<br>space           |   |      |     |  |  |   | ] |
|---------------------------------------|---|------|-----|--|--|---|---|
| Hash table                            |   |      |     |  |  |   |   |
| List of com-<br>municating<br>threads |   | Thre | ead |  |  | ] |   |
|                                       | 3 |      |     |  |  |   |   |
| Communication                         | 2 |      |     |  |  |   |   |
| matrix                                | 1 |      |     |  |  |   |   |
|                                       | 0 |      |     |  |  |   |   |

0 1 2 3





















**EVALUATION** 

•0000000000

## Evaluation

**EVALUATION** 

00000000000

Experiments with NAS Parallel Benchmarks (OpenMP, 32 threads)

- Experiments with NAS Parallel Benchmarks (OpenMP, 32 threads)
- Host machine: 2x Intel Xeon E5-2650, 2.0 GHz (8x 2-way SMT cores each)



**EVALUATION** 

- Experiments with NAS Parallel Benchmarks (OpenMP, 32 threads)
- Host machine: 2x Intel Xeon E5-2650, 2.0 GHz (8x 2-way SMT cores each)
- ▶ SPCD



- ► Experiments with NAS Parallel Benchmarks (OpenMP, 32 threads)
- ► Host machine: 2x Intel Xeon E5-2650, 2.0 GHz (8x 2-way SMT cores each)
- ► SPCD
  - ► Granularity: 512 Bytes



- Experiments with NAS Parallel Benchmarks (OpenMP, 32 threads)
- Host machine: 2x Intel Xeon E5-2650, 2.0 GHz (8x 2-way SMT cores each)
- ▶ SPCD
  - Granularity: 512 Bytes
  - ► Additional page faults: ~10%



## COMMUNICATION PATTERN - BT



INTRODUCTION

## COMMUNICATION PATTERNS – BT, LU, MG, SP, UA



## COMMUNICATION PATTERNS - CG, DC





INTRODUCTION

## COMMUNICATION PATTERNS – EP, FT, IS



- All patterns detected correctly
- 3 groups
  - 1. Structured pattern, nearest neighbors: BT, LU, MG, SP, UA

EVALUATION

- 2. Slightly structured pattern, nearest neighbors: CG, DC
- 3. Unstructured pattern, all-to-all: EP, FT, IS
- Expect performance improvements for structured patterns

### METHODOLOGY: PERFORMANCE AND ENERGY

**EVALUATION** 

- Same machine, benchmarks, SPCD configuration as before
- Online mapping of threads to cores using Edmonds' graph matching, minimizing communication costs
- Compare SPCD to
  - Operating system (baseline)
  - Random static mapping
  - Oracle mapping
- Measure execution time, cache misses and processor energy consumption (using SandyBridge RAPL counters)



### RESULTS - EXECUTION TIME



**EVALUATION** 

## RESULTS - L3 CACHE MPKI



## RESULTS – PROCESSOR ENERGY PER INSTRUCTION



**EVALUATION** 

- Sources of overhead:
  - Communication detection (+ additional page faults)
  - Mapping

## RESULTS - OVERHEAD

- Sources of overhead:
  - Communication detection (+ additional page faults)
  - Mapping



**EVALUATION** 

#### CONCLUSIONS

- Page faults of a parallel application can be used to analyze its memory access behavior
- SPCD: kernel-based mechanism to detect inter-thread communication
  - Low overhead
  - No need to modify applications or support libraries
  - Provide detection and migration during execution of the application, no prior knowledge required
- Results
  - ▶ Improve performance by up to 16.7% (avg 4.7%)
  - ► Reduce energy consumption by up to 14.7% (avg 5.2%)

**Download:** http://inf.ufrgs.br/~mdiener

# Communication-Based Mapping Using Shared Pages

Matthias Diener, Eduardo H. M. Cruz, Philippe O. A. Navaux

Federal University of Rio Grande do Sul, Porto Alegre, Brazil {mdiener,ehmcruz,navaux}@inf.ufrgs.br

http://inf.ufrgs.br/~mdiener

IPDPS 2013 – Boston, MA May 22, 2013





