

# **Microinstruction Definitions**

aluOp aluSrcA aluSrcB dest IdCC re we

```
typedef enum logic[3:0]{
  F A PLUS B
                = 4'b0000,
  F A MINUS B = 4'b0001,
  F_A = 4'b0010,

F B = 4'b0011,
  F A PLUS 2 = 4'b0100,
  F A LT B
                = 4'b0101,
  // 4'b0110 reserved
  // 4'b0111 reserved
 F_A_NOT = 4'b1000,
F_A_AND_B = 4'b1001,
F_A_OR_B = 4'b1010,
F_A_XOR_B = 4'b1011,
  F A SHL
                = 4'b1100,
  // 4'b1101 reserved
                = 4'b1110,
  F A LSHR
  F A ASHR = 4'b1111,
  F UNDEF
                = 4 \text{ bxxxx}
} alu op t;
```

```
A + B
0000
                 1000
                         not (A)
0001
       A - B
                  1001
                         A \cdot B
0010
         Α
                  1010
                         A or B
                         A ⊕ B
0011
         В
                 1011
0100
       A + 2
                 1100
                         shl (A)
0101
       A < B
                  1101
                         (none)
0110
       (none)
                  1110
                         Ishr (A)
       (none)
                  1111 l
                        ashr (A)
0111
```

```
typedef enum logic [1:0]{
   MUX_REG = 2'b00,
   MUX_PC = 2'b01,
   MUX_MDR = 2'b10,
   MUX_UNDEF = 2'bxx
} alu_mux_t;
```

```
typedef enum logic [2:0]{
  DEST_REG = 3'b000,
  DEST_PC = 3'b001,
  DEST_MDR = 3'b010,
  DEST_MAR = 3'b011,
  DEST_IR = 3'b100,
  DEST_NONE = 3'b111,
  DEST_UNDEF = 3'bxxx
} dest_sel_t;
```

|    | ор      |
|----|---------|
| 00 | RegFile |
| 01 | PC      |
| 10 | MDR     |

```
dest
      RegFile
000
001
        PC
010
       MDR
011
       MAR
100
        IR
101
       (none)
110
       (none)
111
       (none)
```

```
typedef enum logic{
  LOAD_CC = 1'b0,
  NO_LOAD = 1'b1
} cond_code_t;
```

```
op

0 Load condition codes
1 No load
```

```
typedef enum logic{
   MEM_RD = 1'b0,
   NO_RD = 1'b1
} rd_enable_t;
```

```
op
0 Write: Mem[MAR] ← MDR
1 No write
```

```
typedef enum logic{
   MEM_WR = 1'b0,
   NO_WR = 1'b1
} wr_enable_t;
```

|   | ор                   |
|---|----------------------|
| 0 | Read: MDR ← Mem[MAR] |
| 1 | No read              |

# 5. RISC240 Assembly Instructions

## ADD rd, rs1, rs2

Addition Encoding: 15 9 8 6 5 3 2 0

0000 000 rd rs1 rs2

Semantics:  $rd \leftarrow rs1 + rs2$ 

CC Flags: ZCNV - set normally Cycles: 5

## ADDI rd, rs1, imm

 Add Immediate
 Encoding: 15
 9 | 8 | 6 | 5 | 3 | 2 | 0

Semantics:  $rd \leftarrow rs1 + imm$ CC Flags: ZCNV - set normally 0011 000 | rd | rs1 | 000 | imm

Cycles: 7

## AND rd, rs1, rs2

Bitwise AND Encoding: 15 9 | 8 6 | 5 3 | 2 0

1001 000 rd rs1 rs2

Semantics:  $rd \leftarrow rs1 \cdot rs2$ CC Flags: ZN - set normally

C = 0 V = 0

Cycles: 5

#### **BRA** addr

Branch Always Encoding: 15 9 8 6 5 3 2 0

Semantics: PC ← addr CC Flags: not changed 1111 100 000 000 000 addr

Cycles: 7

#### **BRC** addr

Branch If Carry Encoding: 15 9 8 6 5 3 2 0

Cycles: 7 if taken; 6 if not taken

#### **BRN** addr

Branch If Negative Encoding: 15 9 8 6 5 3 2 6

Cycles: 7 if taken; 6 if not taken

#### **BRNZ** addr

Branch If Negative or Zero

Semantics: if(N OR Z) PC  $\leftarrow$  addr

CC Flags: not changed

9 8 6 5 3 2 Encoding: 15

1101 100 000 000 addr

Cycles: 7 if taken; 6 if not taken

#### **BRV** addr

Branch If Overflow

Semantics: if(V)  $PC \leftarrow addr$ 

CC Flags: not changed Encoding: 15 9 8 6 5 3 2

1011 100 000 000 000 addr

Cycles: 7 if taken; 6 if not taken

#### **BRZ** addr

Branch If Zero

Semantics: if(Z)  $PC \leftarrow addr$ 

CC Flags: not changed Encoding: 15

9 8 6 5 3 2 1100 100 000 000 000

addr

Cycles: 7 if taken; 6 if not taken

## LI rd, imm

Load Immediate

Semantics:  $rd \leftarrow imm$ 

CC Flags: ZCNV - set normally Encoding: 15

9 8 6 5 3 2

0011 000 rd 000 000 imm

Cycles: 7

Notes: implemented in hardware as ADDI rd, r0, imm

#### LW rd, rs1, imm

Load Word

Semantics:  $rd \leftarrow M[rs1 + imm]$ 

ZN - set normally CC Flags:

C = 0

V = 0

Encoding: 15

9 8 6 5 3 2

0010 100 rd rs1 000 imm

Cycles: 9

#### MV rd, rs1

Move Register

Semantics: rd ← rs1

CC Flags: not changed Encoding: 15

9 8 6 5 3 2 0010 000 rd

rs1 000

Cycles:

5

## NOT rd, rs1

Encoding: 15 9 8 6 5 3 2 Bitwise NOT

1000 000

rd

rd

9 8 6 5

shamt

rs1

3 2

rs1

000

rs2

rs1

000

Semantics:  $rd \leftarrow NOT rs1$ 

CC Flags: ZN - set normally Cycles: 5

> C = 0V = 0

## OR rd, rs1, rs2

Bitwise OR Encoding: 15 9 8 6 5 3 2 1010 000 rd rs1 rs2

Semantics: rd ← rs1 0R rs2

CC Flags: ZN - set normally Cycles: 5

> C = 0V = 0

## SLL rd, rs1, rs2

Shift Left Logical Encoding: 15 9 8 6 5 3 2 1100 000

Encoding: 15

Semantics:  $rd \leftarrow rs1 \ll rs2[3:0]$ 

CC Flags: ZN - set normally Cycles: 5

> C = 0V = 0

for a shift amount of *n*, shifts in *n* zeros from the right Notes:

#### SLLI rd, rs1, shamt

Shift Left Logical Immediate

1100 001 rd Semantics:  $rd \leftarrow rs1 \ll shamt[3:0]$ 

CC Flags: ZN - set normally

C = 0Cycles: 7 V = 0

for a shift amount of *n*, shifts in *n* zeros from the right Notes:

#### SLT rd, rs1, rs2

Set If Less Than Encoding: 15 9 8 6 5 3 2 rs2

Cycles:

Cycles:

Cycles:

Semantics: if(rs1 < rs2) rd  $\leftarrow$  16'b1

else rd  $\leftarrow$  16'b0

CC Flags: ZCNV - set based on result of

(rs1 - rs2)

Notes: two's complement comparison

#### Encoding: 15 9 8 6 5 3 2

0101 000

6

8

5

0101 001 rd rs1 000 imm

rd

rs1

## SLTI rd, rs1, imm

Set If Less Than Immediate

Semantics: if(rs1 < imm) rd  $\leftarrow$  16'b1

else rd  $\leftarrow$  16'b0

CC Flags: ZCNV - set based on result of

(rs1 - imm)

Notes: two's complement comparison

## SRA rd, rs1, rs2

Shift Right Arithmetic

Semantics:  $rd \leftarrow rs1 \gg rs2[3:0]$ 

ZN - set normally CC Flags:

> C = 0V = 0

Encoding: 15 9 8 6 5 3 2

1111 000

for a shift amount of n, shifts in n copies of rs1[15] from the left

## SRAI rd, rs1, shamt

Notes:

Shift Right Arithmetic Immediate

Semantics:  $rd \leftarrow rs1 >>> shamt[3:0]$ 

CC Flags: ZN - set normally

> C = 0V = 0

Encoding: 15 9 8 6 5 3 2

1111 001 rd rs1 000 shamt

Cycles: 7

Notes: for a shift amount of n, shifts in n copies of rs1[15] from the left

## SRL rd, rs1, rs2

Shift Right Logical Encoding: 15 9 8 6 5 3 2 0 1110 000 rd rs1 rs2

Semantics:  $rd \leftarrow rs1 \gg rs2[3:0]$ 

CC Flags: ZN - set normally Cycles: 5

C = 0V = 0

Notes: for a shift amount of *n*, shifts in *n* zeros from the left

#### SRLI rd, rs1, shamt

Shift Right Logical Immediate Encoding: 15 9 8 6 5 3 2 0

1110 001

rd

shamt

rs1

000

Semantics:  $rd \leftarrow rs1 \gg shamt[3:0]$ 

CC Flags: ZN - set normally

C = 0

Cycles: 7

 $C = \emptyset$  $V = \emptyset$ 

Notes: for a shift amount of *n*, shifts in *n* zeros from the left

#### **STOP**

 Stop Execution
 Encoding: 15
 9 | 8 | 6 | 5 | 3 | 2 | 0

Semantics: PC ← PC

CC Flags: not changed Cycles: 5

Notes: used to halt the CPU when program execution is finished, by looping infinitely on

the STOP instruction until a reset signal is asserted

#### SUB rd, rs1, rs2

 Subtraction
 Encoding:
 15
 9
 8
 6
 5
 3
 2
 0

CC Flags: ZCNV - set normally Cycles: 5

# SW rs1, rs2, imm

Store Word Encoding: 15 9 8 6 5 3 2 0

CC Flags: ZN - set normally Cycles: 9

V = 0

XOR rd, rs1, rs2

Bitwise XOR Encoding: 15 9 8 6 5 3 2 0

1011 000 rd rs1 rs2

Semantics:  $rd \leftarrow rs1 \oplus rs2$ CC Flags: ZN - set normally Cycles: 5

> C = 0 V = 0