

# Multi-Gigabit transceiver

KEK IPNS E-sys Ryotaro Honda, Yun-Tsung Lai





## Relation between TX(RX)USRCLK and TX(RX)USRCLK2 (from UG476)

- We should use low skew clock resources (BUFG and BUFR) to drive TXUSRCLK and TXUSRCLK2.
- TXUSRCLK and TXUSRCLK2's frequencies must be multiplied or divided from the transmitter reference clock.



## Review



## GT channel ⇔ High-speed serial transmission's PHY (Device which drives the physical layer)

**PCS** (Physical Coding Sublayer)

Mainly does binary/symbol conversion(8b10b encode/decode, etc)

PMA (Physical Medium Attachment) sublayer

Mainly doss serial/parallel conversion

A rough block diagram of a GT channel (Many functions are omitted here)



\*GTREFCLK is used to determine TX line rate

\*SIPO: Serial In Parallel Out \*PISO: Parallel In Serial Out

\*CDR: Clock Data Recovery
A circuit to extract (recover) the clock
from the data bit stream

Since the GT channel is PHY, it provides only the lowest-level communication functionalities.

For actual communication
Ethernet frames following Ethernet rules,
Aurora frames following Aurora rules,
It must be assembled and flowed.

(usually IP is utilized)

## Content for this chapter



## GT quad (Physical layer)

- Transmitter and receiver's internal structure (briefly)
- Clock relation
  - Relation between GTREFCLK and line rate
    - CPLL and QPLL
  - Relation between PCS clock and user clock
  - The role of elastic buffer and operation of clock correction

## Xilinx Aurora 8b10b (transmission protocol)

- AXI-4 stream
- What to do with this core and how to use it?
- Actual implementation (topic H2)



# Terminology



## GT(P, X, Y, H)E2 channel

A block containing a set of 1 transmitter and 1 receiver.

## GT(P...) Quad

- 1 group of 4 channels.
- Corresponds to FPGA banks.
- 1 quad has 2 GTREFCLK inputs.

### GT(P...) Common

 A block to supply a common clock to the channels in the quad. QPLL is placed.

### GT(P, X, Y, H)E2 Column

The columns where transceiver resources are placed.



Figure 1-1: GTX Transceiver Inside Kintex-7 XC7K325T FPGA

# Terminology



#### Line rate

- The bit rate of the PMA sending data to the signal line. Written in bit-per-second (bps).
  - Not the sending rate of the data which the user wants to send.
- Sometimes written in Transfer-per-second (T/s), but the same.
- If the line rate is 1.25 Gbps with 8b10b conversion, 10-bit symbols are flowing in the signal line at a rate of 1.25 Gbps. 8-bit binary rate is 1.0 Gbps.
  - In serial communication, frames are assembled according to the communication protocol, so the data which the user wants to send (the payload of the frame) is even lower.

#### Lane

Communication transmission line. One lane for both TX and RX if full-duplex.



# Inside of GTXE2 channel (transmitter)

Electronics System Group

XCLK is generated from GT's reference clock (GTREFCLK).

TXUSRCLK(2) is the user circuit clock. It may be independent of the GT's reference clock. (The difference between USRCLK and USRCLK2 will be discussed later.)



#### 8B/10B encoder

Gives 10-bit symbol.

#### TX gearbox

Conversion other than 8b10b, such as 64b66b.

#### Data input from upstream circuit

When generating a IP core for Aurora or Ethernet, the circuit that controls the communication protocol is connected here.

The user circuit should not be directly connected.

#### The clock which determines the line rate

(Clock-related circuits exist independently)
A clock that drives the transmission line based on the GT reference clock.

XCLK also branches from here by default.

### Phase Adjust FIFO: TX buffer

A buffer that absorbs the phase difference between two clocks.

Bypassing this buffer is an advanced usage and it is not covered in this exercise.

## Inside of GTXE2 channel (receiver)



There are also two domains at RX side: XCLK and RXUSRCLK.



#### **Clock Data Recovery (CDR)**

It recovers the clock from the received signal and it separates the data.

The frequency of the recovered clock depends on the reference clock on the TX side.

## RX elastic buffer

A buffer to absorb the small frequency differences and phase differences between two clocks.

It is assumed that XCLK and RXUSRCLK are different.

## Relation between GTREFCLK and line rate

**E**lectronics

**Sys**tem Group

#### **Point**

The RX side uses the CDR circuit to restore the clock, so the line rate is determined by the TX side.

GTREFCLK is the original clock driving the transmission line.



## Relation between GTREFCLK and line rate (CPLL)



#### **Channel PLL**

- The PLL which exists in each channel
- With CPLL, the line rate can be determined for each channel.
- The CPLL setting is done by the wizard when the IP is generated, and it is not common to change it.
  - Manually changing parameters set by IP is an advanced usage (covered in an advanced task).





The term "Line rate" appears here

Table 2-8: CPLL Divider Settings

| Factor | Attribute              | Valid Settings                |
|--------|------------------------|-------------------------------|
| M      | CPLL_REFCLK_DIV        | 1, 2                          |
| N2     | CPLL_FBDIV             | 1, 2, 3, 4, 5                 |
| N1     | CPLL_FBDIV_45          | 4,5                           |
| D      | RXOUT_DIV<br>TXOUT_DIV | 1, 2, 4, 8, 16 <sup>(1)</sup> |

1. TX/RXOUT\_DIV = 16 is not supported when using CPLL.



**RX PCS** 

UG476\_c2\_05\_101810

**Dividers** 

from QPLL

# Relation between GTREFCLK and line rate (CPLL)



The recommended GTREFCLK frequency and CPLL settings are determined for each communication standard.

Here is an example below.

Table 2-11: CPLL Divider Settings for Common Protocols

| Standard                | Line Rate<br>[Gb/s] | Internal Data Width [16b/20b/32b/40b] | PLL Frequency<br>[GHz] | REFCLK<br>(Typical) | Using Typical REFCLK<br>Frequency |    |   |   |
|-------------------------|---------------------|---------------------------------------|------------------------|---------------------|-----------------------------------|----|---|---|
|                         | [GD/5]              | [100/200/320/400]                     | [GHZ]                  | [MHz]               | N1                                | N2 | D | М |
| GigE                    | 1.25                | 20b                                   | 2.5                    | 125                 | 5                                 | 4  | 4 | 1 |
| Aurora<br>(Single Rate) | 6.25                | 20b                                   | 3.125                  | 312.5               | 5                                 | 2  | 1 | 1 |
|                         | 5                   | 20b                                   | 2.5                    | 250                 | 5                                 | 2  | 1 | 1 |
|                         | 3.125               | 20b                                   | 3.125                  | 156.25              | 5                                 | 4  | 2 | 1 |
|                         | 2.5                 | 20b                                   | 2.5                    | 125                 | 5                                 | 4  | 2 | 1 |
|                         | 1.25                | 20b                                   | 2.5                    | 125                 | 5                                 | 4  | 4 | 1 |

UG476

Only the line rates up to 6.25 Gb/s are listed. GTX should support up to 10 Gb/s and above. To achieve higher line rates, need to use **QPLL**.

Fomr UG476:

The CPLL in the GTX transceiver has a nominal operating range between **1.6 GHz to 3.3 GHz**. The CPLL in the GTH transceiver has a nominal operating range between **1.6 GHz to 5.16 GHz**.



# Relation between GTREFCLK and line rate (QPLL)



### **Quad PLL**

- 1 GT quad has 1 QPLL. It is wrapped with GTXE2 common.
- It is used when the transceiver has a line rate exceeding 6.6 Gbps.
- 1 per quad, so it cannot be used to change the line rate for each channel.



Table 2-12: QPLL Nominal Operating Range

| Transceiver | Frequency (GHz) |          |  |  |  |
|-------------|-----------------|----------|--|--|--|
| GTX         | Lower Band      | 5.93-8.0 |  |  |  |
| GIX         | Upper Band      | 9.8–12.5 |  |  |  |
| GTH         | 8.0–13.1        |          |  |  |  |

$$f_{PLLClkout} = f_{PLLClkin} \times \frac{N}{M \times 2}$$
 Equation 2-3

$$f_{LineRate} = \frac{f_{PLLClkout} \times 2}{D}$$
 Equation 2-4

Table 2-13: QPLL Divider Settings

| Factor | Attribute                      | Valid Settings                                      |
|--------|--------------------------------|-----------------------------------------------------|
| M      | QPLL_REFCLK_DIV                | 1, 2, 3, 4                                          |
| N      | QPLL_FBDIV<br>QPLL_FBDIV_RATIO | 16, 20, 32, 40, 64, 66, 80, 100<br>(see Table 2-16) |
| D      | RXOUT_DIV<br>TXOUT_DIV         | 1, 2, 4, 8, 16                                      |

Setting parameters manually is not common just like using CPLL.



# Relation between GTREFCLK and line rate (QPLL)



It is used in high-speed communication standards with around 10 Gbps.

Table 2-17: QPLL Divider Settings for Common Protocols

|                           |                     | Internal Data |                           | QPLL    |                              | Using Typical REFCLK Frequency             |                  |     |                            |
|---------------------------|---------------------|---------------|---------------------------|---------|------------------------------|--------------------------------------------|------------------|-----|----------------------------|
| Standard                  | Line Rate<br>[Gb/s] | Width         | PLL<br>Frequency<br>[GHz] | [Unner/ | REFCLK<br>(Typical)<br>[MHz] | N<br>(QPLL_FBDIV,<br>QPLL_FBDIV_<br>RATIO) | RXOUT_DIV<br>(D) | (D) | M<br>(QPLL_<br>REFCLK_DIV) |
| 10GBASE-R<br>(156.25 MHz) | 10.3125             | 32b           | 10.3125                   | Upper   | 156.25                       | 66                                         | 1                | 1   | 1                          |
| PCIe Gen3                 | 8                   | 32b           | 8                         | Lower   | 100                          | 80                                         | 1                | 1   | 1                          |





### A example diagram from UG476



# TXSYSCLKSEL[0-1] RXSYSCLKSEL[0-1]

Select CPLL or QPLL

- [0]: Wiring toward PCS/PMA
- [1]: Wiring toward TX(RX)OUTCLK
- [0][1] should contain the same number

# TXOUTCLKSEL RXOUTCLKSEL

- Will be described later
- Decide which signal to be sent out from GTXE2 channel as TX(RX)OUTCLK. Important.

#### **Point**

TX(RX)SYSCLKSEL can be estimated from the user's desired line rate. There are multiple choices for TX(RX)OUTCLKSEL, and it's hard to guess. It is better to check after generating with IP.



# Electronics System Group

#### Transmitter



Figure 3-28: TX Serial and Parallel Clock Divider



#### ÷D

PISO is set to the specified rate. For recommended values, please refer to the CPLL parameter table.

#### ÷2 or ÷4

Determined by the value of TX\_INT\_DATAWIDTH, which determines the internal data width.

- 0 (2-byte width): ÷2
- 1 (4-tybe width):  $\div 4$

1 is always selected for rates above 6.6 Gbps.

#### $\div 4 \text{ or } \div 5$

Determined by the value of TX\_DATA\_WIDTH, which determines the data width of the TX (RX) interface

- 4, if 16, 32, 64-bit
- 5, if 20, 40, 80-bit

#### **TXOUTCLKSEL**

- Decide what to use for the TXOUTCLK signal.
   Depends on application.
- Since it is the source of TXUSRCLK (will be described later), it turns around and becomes the PCS clock.

# Electronics System Group

## Transmitter

### When generating PCS/PMA with IP for GbE



Figure 3-28: TX Serial and Parallel Clock Divider

What is the frequency of TXOUTCLK?





## Transmitter

When an IP is generated for Aurora8b10b, linre rate = 1.25 Gbps, 2-byte data width



Figure 3-28: TX Serial and Parallel Clock Divider

#### CPLL parameter

- M: 1
- N1: 4
- N2: 4
- D: 4

#### TX\_DATA\_WIDTH

- 20
- TX\_INT\_DATAWIDTH
- (

What is the frequency of TXOUTCLK?



# Electronics System Group

### Transmitter

## When generating PCS/PMA for 10GbE



Figure 3-28: TX Serial and Parallel Clock Divider

#### QPLL parameter

- M: 1
- N: 66
- D: 1

#### TX\_DATA\_WIDTH

- 32
- TX\_INT\_DATAWIDTH
- 1

What is the frequency of TXOUTCLK?



# Summary so far



The required transmitter line rate is obtained using CPLL or QPLL from the GTREFCLK signal.

The frequency of TXOUTCLK is determined. At this point, the frequency of PCS XCLK before branching is also determined.

Since the line rate of the transmitter has been determined, the frequency of the recovered clock on the receiver side is determined.

Again, the PCS XCLK frequency on the RX side is determined here as well.

Therefore, what is the frequency of TX (RX) USRCLK, which is another clock domain of PCS?







#### TX(RX)USRCLK

PCS's internal clock

#### TX(RX)USRCLK2

TX (RX) interface clock

The frequency of USRCLK is uniquely determined

$$TXUSRCLK Rate = \frac{Line \ Rate}{Internal \ Datapath \ Width}$$

式 3-1

In the other words, similar to XCLK。 USRCLK2 is?

Table 3-3: TXUSRCLK2 Frequency Relationship to TXUSRCLK

| FPGA Interface<br>Width | TX_DATA_WIDTH | TX_INT_DATAWIDTH | TXUSRCLK2 Frequency              |
|-------------------------|---------------|------------------|----------------------------------|
| 2-Byte                  | 16, 20        | 0                | $F_{TXUSRCLK2} = F_{TXUSRCLK}$   |
| 4-Byte                  | 32, 40        | 0                | $F_{TXUSRCLK2} = F_{TXUSRCLK}/2$ |
| 4-Byte                  | 32, 40        | 1                | $F_{TXUSRCLK2} = F_{TXUSRCLK}$   |
| 8-Byte                  | 64, 80        | 1                | $F_{TXUSRCLK2} = F_{TXUSRCLK}/2$ |

USRCLK2 is the same as, or half of USRCLK



**E**lectronics **Sys**tem Group

BUFG<sup>3</sup>

CLKOUT0

This is a summary of the above.

In other words, XCLK and TXUSRCLK are the same in the transmitter.

And, if multiple GTXE2 channels are implemented, the representative TXOUTCLK should be used.

(Of course, it is limited to the case with the same communication standard)





Figure 3-5: Multiple Lanes—TXOUTCLK Drives TXUSRCLK2 (4-Byte or 8-Byte Mode)

Electronics System Group

The line rate is the same for transmission and reception, including RX.

The clock of the protocol-controlling block will not be divided between TX and RX.

Therefore, it would be natural to have RXUSRCLK and RXUSRCLK2 based on TXOUTCLK.



# GTREFCLK's effect range





## Elastic buffer and clock correction

Electronics System Group

Clock correction uses IP-specified settings, and it is not recommended to change it by yourself.

Although it is a black box, it's a basic element of serial communication, so you should know how it works.



#### **RXUSRCLK** is faster than XCLK

The buffer will eventually underflow.

#### RXUSRCLK is slower than XCLK

The buffer will eventually overflow.

Then, what should we do?

TX side sends a special data in a regular intervals (interrupts the user's data stream)

- Duplicate the special data if buffer is about to underflow
- Remove the special data if buffer is about to underflow

It's called "clock correction". Elastic buffer provides this function.

At the user circuit side, the received data rate appears to match its TX line rate within a certain range. Xilinx UG mentions that the GT reference clock between circuits is aligned within  $\pm 100$  ppm.



## Elastic buffer and clock correction





Clock correction is a function that keeps the difference between the write pointer and read pointer inside the elastic buffer constant. In other words, elastic buffers have a read latency within a certain range.

The latency could be a problem in the trigger circuit

In the experiment synchronizing all clocks including GTREFCLK, one of the purposes is to bypass the RX elastic buffer.

In contrast, if the latency can be tolerated, clock correction will maintain synchronization up to a certain level, so a perfect clock synchronization may not be necessary.



# Summary so far



(Default configuration when generating IP by the wizard)

- TXOUTCLK is generated from GTREFCLK, and various user clocks are based on this.
- The effect range of GTREFCLK is up to XCLK of the destination RX PCS.
- The RX elastic buffer absorbs the difference in frequency and synchronizes within a certain range.
- RX elastic buffer has read latency.



# Try to use Aurora 8b10b

#### What is Aurora

Aurora is a LogiCORE IP designed to enable easy implementation of AMD transceivers while providing a light-weight user interface on top of which designers can build a serial link. Aurora 8B/10B is a scalable, lightweight, link-layer protocol for high-speed serial communication. The protocol specification is open and available upon request. The IP is free from the IP Catalog on AMD silicon devices.

From Xilinx's webpage

Since PCS/PMA is a PHY, conversation cannot take place without some kind of protocol. Aurora is a lightweight and simple protocol to use transceivers. It supports both framing data and streaming data.

| LogiCORE IP Facts Table                      |    |     |                                                                                                      |              |              |               |  |
|----------------------------------------------|----|-----|------------------------------------------------------------------------------------------------------|--------------|--------------|---------------|--|
|                                              |    |     | Core                                                                                                 | Specifics    |              |               |  |
| Supported<br>Device<br>Family <sup>(1)</sup> |    |     | UltraScale+ <sup>™(2)</sup> ,<br>UltraScale <sup>™(2)</sup> , Zynq®-7000,<br>7 Series <sup>(3)</sup> |              |              |               |  |
| Supported<br>User Interfac                   | es |     | AXI4-Stream                                                                                          |              |              |               |  |
| Resources                                    |    | Per | Performance and Resource Utilization web page                                                        |              |              |               |  |
| Config1(3)                                   | LU | JT  | FF                                                                                                   | DSP<br>slice | Block<br>RAM | MAX frequency |  |
|                                              | 34 | 42  | 463                                                                                                  | 0            | 0            | 330MHz        |  |

PG046

**Sys**tem Group

## Aurora 8b10b core





Aurora's IP core can configure one communication block (channel) by bundling multiple GT channels (lanes).

EX: 4 lanes operating with a 2-byte data width are bundled to provide an 8-byte user interface.

- ⇒ From the user circuit, the throughput seems to be improved.
- ⇒ Enable the data rates which cannot be reached with a single transceiver.

Aurora's data bus uses an on-chip bus standard, called "AXI4-Stream"

It is used by other Xilinx IPs, and it is worth remembering.

Especially, it's important when talking to a processor, such as Zynq.



Figure 2-1: Aurora 8B/10B Core Block Diagram

## AXI4-stream



A bus standard belonging to the AXI interconnect protocol family of AMBA 4.0 X AMBA was originally a bus standard for ARM and it is released with a free license.

This time, I will explain the mode where the Aurora protocol has a frame structure. AXI4-Stream has the concept of master/slave, and the one outputting tvalid is the master.

For TX, the data source user circuit is the master.

For RX, Aurora core is the master.

| Signal | Explanation                                                                                                                                                                          |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tvalid | A signal indicating that the AXI4-Stream signal from the master is valid. (Active High) It indicates that tdata is valid for Aurora's data interface.                                |
| tready | A signal indicating that the slave is ready to receive data. (Active High) If tvalid is high and tready is low, the master should stretch the data. It exists only at TX side.       |
| tlast  | It marks the end of the user data frame.(Active High)                                                                                                                                |
| tkeep  | It indicates the valid byte contents of the last data in the frame. It is valid only when tlast is high. You can think of it as byte write enable for TX and byte read valid for RX. |
| tdata  | User data.                                                                                                                                                                           |



## Timing chart of transmitting data



During frame transmission, if tvalid is de-asserted, it indicates a pause.

In the middle of frame transmission, the transmission data is changed to idle characters.

In this example, the three words, Data0, Data1, and Data2, are a set of user data, which are encapsulated in Aurora's frame.

The frame length is arbitrary and the Aurora frame's terminator is not inserted until tlast is asserted.

### Timing chart of receiving data



tdata is valid when rx\_tvalid is high.
tlast is asserted at the end of the user frame.

**E**lectronics

**Sys**tem Group

## Aurora 8b10b frame



The Aurora frame is very simple.

## Standard channel frame

表 3-6:標準的なチャネル フレーム



inserted with a tlast assert



## Aurora 8b10b core





What has been explained so far.

An optional function the can be selected in the framing mode. Other short messages can interrupt the transmission of user data. Data written to UFC is prior to flow to lane.

An optional function the can be selected in the framing mode. A function controlling the rate on the receiving side by inserting idle characters of a specified length at the timing of the request during data transmission.

It is utilized when the processing capacity of the receiving side is not high.

With the knowledge of PCS/PMA, it can be describe correctly, It is safer to follow the example design first.

It controls clock correction. It must be inside the core.



図 2-3: 最上位インターフェイス Upper-most interface

# Aurora's option



## **CRC** (Cyclic redundancy check)

 A type of error detection code. Data corruption is detected when sending and receiving data.

## Scrambler/Descrambler

- Scramble the data into random numbers using a pseudo-random sequence (TX side)
- Undo the scrambling on the data (RX side)
- Avoid the increasing EMI at a specific frequency due to continuation of specific bit patterns.
- For 8b10b, the running disparity maintains DC balance, but does not avoid specific patterns.





The slides for exercise from here Skipped for the first day





## **Specifications for implementation**

- Connect the two optical modules inserted in AMANEQ with a fiber for loop back.
- Select Simplex to generate one TX-only core and one RX-only core.
  - Select sidebands for back channel and connect TX and RX.
  - (What happens during initialization inside the full-duplex core can be seen.)
- TX always transmits incremental data.
- Assert tlast every 8 clocks with 16-byte as a user frame's unit.

#### Aurora core's conditions

GTREFCLK frequency: 156.25 MHz

Data width: 2-byte

Line rate: 1.25 Gbps

• INIT CLK: 100 MHz

DRP CLK: 100 MHz

No UFC, NFC, scrambling, CRC



It might be difficult to implement it for a beginner of GT.
I'll try it halfway through.











## First, TX side



#### INIT clk

- TXOUTCLK is lost when a transceiver reset is asserted. During that moment, this clock is used.
- It is required to support hotplug functionality.
- Use a clock source independent of the transceiver.
- This time, it is attached directly to an oscillator.

#### DRP clk

- GTX channel's control port.
- It still works without it.
- This time, connect the same clock as INIT clk.





## First, TX side



This time, only 1 lane is implemented per channel, so no need to think too much about it.

Specify the resource location with constraints later.



To put various peripheral circuits that support Aurora's IP core:

Into the IP core,

Or make them into modules and implement them yourself?

It is better to choose the latter so that you can play around with it by yourself.

# Electronics System Group

## RX side







I would like to suggest that we will implement it from the instantiation template, but it's probably impossible.

It is a good idea to generate an example design for the transceiver IP and use it as a reference.



Generate a Vivado project for the example design.

Another Vivado will launch when with

specifying the destination of generation.





## Inside the example design



#### srcs

- IP's HDL code.
- For Aurora, all core codes are generated without black boxes.
- As in the source code, it does not use FPGA dedicated resources and can be implemented entirely in fabric.
- It is helpful when making your own protocol.

#### imports

- Example design's source code.
- Many things here, but the code written as support is the most important.
- We need to run the modules connected to the support module. Just need to find them and port them.
- It is necessary to change the code to some extent based on your own circuit.

#### For those who don't know what to do in H2

- List what to copy from imports.
- Let's consider where to change the copied codes by referring to the block diagram in the practice manual of H2.
- Let's wire the clock so that it is just like the block diagram of the manual.
- If you still don't know the correct wiring, please refer to the teaching material source code (the answer).

