# intel.

# 8080A/8080A-1/8080A-2 8-BIT N-CHANNEL MICROPROCESSOR

- **TTL Drive Capability**
- 2  $\mu$ s (−1:1.3  $\mu$ s, −2:1.5  $\mu$ s) Instruction Cycle
- Powerful Problem Solving Instruction Set
- 6 General Purpose Registers and an Accumulator
- 16-Bit Program Counter for Directly Addressing up to 64K Bytes of Memory
- 16-Bit Stack Pointer and Stack
   Manipulation Instructions for Rapid
   Switching of the Program Environment

- Decimal, Binary, and Double Precision Arithmetic
- Ability to Provide Priority Vectored Interrupts
- 512 Directly Addressed I/O Ports
- Available in EXPRESSStandard Temperature Range
- Available in 40-Lead Cerdip and Plastic Packages

(See Packaging Spec. Order #231369)

The Intel 8080A is a complete 8-bit parallel central processing unit (CPU). It is fabricated on a single LSI chip using Intel's n-channel silicon gate MOS process. This offers the user a high performance solution to control and processing applications.

The 8080A contains 6 8-bit general purpose working registers and an accumulator. The 6 general purpose registers may be addressed individually or in pairs providing both single and double precision operators. Arithmetic and logical instructions set or reset 4 testable flags. A fifth flag provides decimal arithmetic operation.

The 8080A has an external stack feature wherein any portion of memory may be used as a last in/first out stack to store/retrieve the contents of the accumulator, flags, program counter, and all of the 6 general purpose registers. The 16-bit stack pointer controls the addressing of this external stack. This stack gives the 8080A the ability to easily handle multiple level priority interrupts by rapidly storing and restoring processor status. It also provides almost unlimited subroutine nesting.

This microprocessor has been designed to simplify systems design. Separate 16-line address and 8-line bidirectional data busses are used to facilitate easy interface to memory and I/O. Signals to control the interface to memory and I/O are provided directly by the 8080A. Ultimate control of the address and data busses resides with the HOLD signal. It provides the ability to suspend processor operation and force the address and data busses into a high impedance state. This permits OR-tying these busses with other controlling devices for (DMA) direct memory access or multi-processor operation.

#### NOTE:

The 8080A is functionally and electrically compatible with the Intel 8080.



A<sub>10</sub> O -O A<sub>1</sub>, 40 -O A14 2 39 D4 3 -O A<sub>13</sub> 0, 4 37 ►O A12 D, -O A<sub>15</sub> 36 D, -0 A 35 D, 0 34 **--**0 ∧₂ D, 0-8 33 -O A7 D, 04 9 32  $o_i \circ$ 10 8080A -0 A ~5V ۰ 11 30 -0 A RESET O-12 +O A3 29 HOLD O 13 28 -0 +12V INT O 14 27 -O A2 #2 O 15 -O A, INTE O 16 25 -o ∧ DBIN O--O WAIT 24 WR O-18 -O READY 23 SYNC O 19 22 -0 41 +5V Q 20 O HLDA 231453-2

Figure 2. Pin Configuration



**Table 1. Pin Description** 

| Symbol                          | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>15</sub> -A <sub>0</sub> | 0    | <b>ADDRESS BUS:</b> The address bus provides the address to memory (up to 64K 8-bit words) or denotes the I/O device number for up to 256 input and 256 output devices. A <sub>0</sub> is the least significant address bit.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D <sub>7</sub> -D <sub>0</sub>  | 1/0  | <b>DATA BUS:</b> The data bus provides bi-directional communication between the CPU, memory, and I/O devices for instructions and data transfers. Also, during the first clock cycle of each machine cycle, the 8080A outputs a status word on the data bus that describes the current machine cycle. D <sub>0</sub> is the least significant bit.                                                                                                                                                                                                                                                                                                                  |
| SYNC                            | 0    | SYNCHRONIZING SIGNAL: The SYNC pin provides a signal to indicate the beginning of each machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DBIN                            | 0    | <b>DATA BUS IN:</b> The DBIN signal indicates to external circuits that the data bus is in the input mode. This signal should be used to enable the gating of data onto the 8080A data bus from memory or I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| READY                           | 1    | <b>READY:</b> The READY signal indicates to the 8080A that valid memory or input data is available on the 8080A data bus. This signal is used to synchronize the CPU with slower memory or I/O devices. If after sending an address out the 8080A does not receive a READY input, the 8080A will enter a WAIT state for as long as the READY line is low. READY can also be used to single step the CPU.                                                                                                                                                                                                                                                            |
| WAIT                            | 0    | WAIT: The WAIT signal acknowledges that the CPU is in a WAIT state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| WR                              | 0    | <b>WRITE:</b> The $\overline{WR}$ signal is used for memory WRITE or I/O output control. The data on the data bus is stable while the $\overline{WR}$ signal is active low ( $\overline{WR}=0$ ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HOLD                            |      | HOLD: The HOLD signal requests the CPU to enter the HOLD state. The HOLD state allows an external device to gain control of the 8080A address and data bus as soon as the 8080A has completed its use of these busses for the current machine cycle. It is recognized under the following conditions:  • the CPU is in the HALT state.  • the CPU is in the T2 or TW state and the READY signal is active. As a result of entering the HOLD state the CPU ADDRESS BUS (A <sub>15</sub> -A <sub>0</sub> ) and DATA BUS (D <sub>7</sub> -D <sub>0</sub> ) will be in their high impedance state. The CPU acknowledges its state with the HOLD ACKNOWLEDGE (HLDA) pin. |
| HLDA                            | 0    | <ul> <li>HOLD ACKNOWLEDGE: The HLDA signal appears in response to the HOLD signal and indicates that the data and address bus will go to the high impedance state. The HLDA signal begins at:</li> <li>T3 for READ memory or input.</li> <li>The Clock Period following T3 for WRITE memory or OUTPUT operation. In either case, the HLDA signal appears after the rising edge of φ<sub>2</sub>.</li> </ul>                                                                                                                                                                                                                                                         |
| INTE                            | 0    | INTERRUPT ENABLE: Indicates the content of the internal interrupt enable flip/flop. This flip/flop may be set or reset by the Enable and Disable Interrupt instructions and inhibits interrupts from being accepted by the CPU when it is reset. It is automatically reset (disabling further interrupts) at time T1 of the instruction fetch cycle (M1) when an interrupt is accepted and is also reset by the RESET signal.                                                                                                                                                                                                                                       |
| INT                             |      | INTERRUPT REQUEST: The CPU recognizes an interrupt request on this line at the end of the current instruction or while halted. If the CPU is in the HOLD state or if the Interrupt Enable flip/flop is reset it will not honor the request.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RESET <sup>1</sup>              | I    | RESET: While the RESET signal is activated, the content of the program counter is cleared. After RESET, the program will start at location 0 in memory. The INTE and HLDA flip/flops are also reset. Note that the flags, accumulator, stack pointer, and registers are not cleared.                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>SS</sub>                 |      | GROUND: Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>DD</sub>                 |      | <b>POWER:</b> +12 ±5% V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>CC</sub>                 |      | POWER: +5 ±5% V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>BB</sub>                 |      | POWER: -5 ±5% V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| φ1, φ2                          |      | CLOCK PHASES: 2 externally supplied clock phases. (non TTL compatible)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# NOTE:

<sup>1.</sup> The RESET signal must be active for a minimum of 3 clock cycles.



# **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias 0°C to +70°C                                           |
|-------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                             |
| All Input or Output Voltages with Respect to V <sub>BB</sub> 0.3V to +20V     |
| $V_{CC}$ , $V_{DD}$ and $V_{SS}$ with Respect to $V_{BB}$ $-$ 0.3V to $+$ 20V |
| Power Dissipation1.5W                                                         |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

# D.C. CHARACTERISTICS

 $T_A = 0$ °C to 70°C,  $V_{DD} = \pm 12V \pm 5$ %,  $V_{CC} = \pm 5V \pm 5$ %,  $V_{BB} = -5V \pm 5$ %,  $V_{SS} = 0$ V; unless otherwise noted

| Symbol               | Parameter                                    | Min                 | Тур  | Max                   | Unit     | Test Condition                                                                               |
|----------------------|----------------------------------------------|---------------------|------|-----------------------|----------|----------------------------------------------------------------------------------------------|
| VILC                 | Clock Input Low Voltage                      | V <sub>SS</sub> - 1 |      | V <sub>SS</sub> + 0.8 | ٧        |                                                                                              |
| VIHC                 | Clock Input High Voltage                     | 9.0                 |      | V <sub>DD</sub> + 1   | ٧        |                                                                                              |
| VIL                  | Input Low Voltage                            | V <sub>SS</sub> - 1 |      | V <sub>SS</sub> + 0.8 | ٧        |                                                                                              |
| VIH                  | Input High Voltage                           | 3.3                 |      | V <sub>CC</sub> + 1   | ٧        |                                                                                              |
| VOL                  | Output Low Voltage                           |                     |      | 0.45                  | ٧        | loi = 1.9 mA on All Outputs,                                                                 |
| V <sub>OH</sub>      | Output High Voltage                          | 3.7                 |      |                       | ٧        | $\int_{\text{OH}} 100 = -150 \mu\text{A}.$                                                   |
| I <sub>DD</sub> (AV) | Avg. Power Supply Current (V <sub>DD</sub> ) |                     | 40   | 70                    | mA       |                                                                                              |
| ICC (AV)             | Avg. Power Supply Current (V <sub>CC</sub> ) |                     | 60   | 80                    | mA       | Operation                                                                                    |
| IBB (AV)             | Avg. Power Supply Current (VBB)              |                     | 0.01 | 1                     | mA       | T <sub>CY</sub> = 0.48 μs                                                                    |
| lլլ_                 | Input Leakage                                |                     |      | ±10                   | μΑ       | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                          |
| I <sub>CL</sub>      | Clock Leakage                                |                     |      | ±10                   | μА       | V <sub>SS</sub> ≤ V <sub>CLOCK</sub> ≤ V <sub>DD</sub>                                       |
| i <sub>DL</sub>      | Data Bus Leakage in Input Mode               |                     |      | 100<br>2.0            | μA<br>mA | $V_{SS} \le V_{IN} \le V_{SS} + 0.8V$<br>$V_{SS} + 0.8V \le V_{IN} \le V_{CC}$               |
| 1 <sub>FL</sub>      | Address and Data Bus Leakage<br>During HOLD  |                     |      | +10<br>~100           | μΑ       | V <sub>ADDR/DATA</sub> = V <sub>CC</sub><br>V <sub>ADDR/DATA</sub> = V <sub>SS</sub> + 0.45V |

# CAPACITANCE

$$T_A = 25^{\circ}C$$
,  $V_{CC} = V_{DD} = V_{SS} = 0V$ ,  $V_{BB} = -5V$ 

| Symbol           | Parameter             | Тур | Max | Unit | Test Condition              |
|------------------|-----------------------|-----|-----|------|-----------------------------|
| Сф               | Clock<br>Capacitance  | 17  | 25  | рF   | f <sub>C</sub> = 1 MHz      |
| C <sub>IN</sub>  | Input<br>Capacitance  | 6   | 10  | pF   | Unmeasured Pins             |
| C <sub>OUT</sub> | Output<br>Capacitance | 10  | 20  | pF   | Returned to V <sub>SS</sub> |



Typical Supply Current vs Temperature, Normalized  $\Delta I$  Supply/ $\Delta T_A = -0.45\%$ °C



# **A.C. CHARACTERISTICS (8080A)** $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , $V_{DD} = +12\text{V} \pm 5\%$ , $V_{CC} = +5\text{V} \pm 5\%$ , $V_{BB} = -5\text{V} \pm 5\%$ , $V_{SS} = 0\text{V}$ ; unless otherwise noted

| Symbol                          | Parameter                                                                        | Min  | Max             | -1<br>Min | - 1<br>Max      | -2<br>Min | -2<br>Max | Unit | Test Condition          |
|---------------------------------|----------------------------------------------------------------------------------|------|-----------------|-----------|-----------------|-----------|-----------|------|-------------------------|
| t <sub>CY</sub> (3)             | Clock Period                                                                     | 0.48 | 2.0             | 0.32      | 2.0             | 0.38      | 2.0       | μs   |                         |
| t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Time                                                         | 0    | 50              | 0         | 25              | 0         | 50        | ns   |                         |
| t <sub>ø1</sub>                 | φ1 Pulse Width                                                                   | 60   |                 | 50        |                 | 60        |           | ns   |                         |
| t <sub>ø2</sub>                 | φ2 Pulse Width                                                                   | 220  |                 | 145       |                 | 175       |           | ns   |                         |
| t <sub>D1</sub>                 | Delay φ <sub>1</sub> to φ <sub>2</sub>                                           | 0    |                 | 0         |                 | 0         |           | ns   |                         |
| t <sub>D2</sub>                 | Delay φ <sub>1</sub> to φ <sub>2</sub>                                           | 70   |                 | 60        |                 | 70        |           | ns   |                         |
| t <sub>D3</sub>                 | Delay φ <sub>1</sub> to φ <sub>2</sub> Leading Edges                             | 80   |                 | 60        |                 | 70        | ns        |      |                         |
| t <sub>DA</sub>                 | Address Output Delay From φ <sub>2</sub>                                         |      | 200             |           | 150             |           | 175       | ns   | C <sub>1</sub> = 100 pF |
| t <sub>DD</sub>                 | Data Output Delay From φ <sub>2</sub>                                            |      | 200             |           | 180             | -         | 200       | ns   | CL = 100 pr             |
| t <sub>DC</sub>                 | Signal Output Delay From φ <sub>1</sub> or φ <sub>2</sub> (SYNC, WR, WAIT, HLDA) |      | 120             |           | 110             |           | 120       | ns   | C <sub>L</sub> = 50 pF  |
| t <sub>DF</sub>                 | DBIN Delay From φ <sub>2</sub>                                                   | 25   | 140             | 25        | 130             | 25        | 140       | ns   |                         |
| t <sub>DI</sub> (1)             | Delay for Input Bus to Enter Input Mode                                          |      | t <sub>DF</sub> |           | t <sub>DF</sub> |           | tDF       | ns   |                         |
| t <sub>DS1</sub>                | Data Setup Time During φ <sub>1</sub> and DBIN                                   | 30   |                 | 10        |                 | 20        |           | ns   |                         |
| t <sub>DS2</sub>                | Data Setup Time to φ <sub>2</sub> During DBIN                                    | 150  |                 | 120       |                 | 130       |           | ns   |                         |
| t <sub>DH</sub> (1)             | Data Hold Time From φ <sub>2</sub> and DBIN                                      | (1)  |                 | (1)       |                 | (1)       |           | ns   |                         |
| t <sub>IE</sub>                 | INTE Output Delay From φ <sub>2</sub>                                            | -    | 200             |           | 200             |           | 200       | ns   | C <sub>L</sub> = 50 pF  |
| t <sub>RS</sub>                 | READY Setup Time During φ <sub>2</sub>                                           | 120  |                 | 90        |                 | 90        |           | ns   |                         |
| t <sub>HS</sub>                 | HOLD Setup Time During φ <sub>2</sub>                                            | 140  |                 | 120       |                 | 120       |           | ns   |                         |
| t <sub>IS</sub>                 | INT Setup Time During φ <sub>2</sub>                                             | 120  |                 | 100       |                 | 100       |           | ns   |                         |
| t <sub>H</sub>                  | Hold Time From φ <sub>2</sub> (READY, INT, HOLD)                                 | 0    |                 | 0         |                 | 0         |           | ns   |                         |
| t <sub>FD</sub>                 | Delay to Float During Hold<br>(Address and Data Bus)                             |      | 120             |           | 120             |           | 120       | ns   |                         |
| t <sub>AW</sub>                 | Address Stable Prior to WR                                                       | (5)  |                 | (5)       |                 | (5)       |           | ns   |                         |
| t <sub>DW</sub>                 | Output Data Stable Prior to WR                                                   | (6)  |                 | (6)       |                 | (6)       |           | ns   |                         |
| t <sub>WD</sub>                 | Output Data Stable From WR                                                       | (7)  |                 | (7)       |                 | (7)       |           | ns   |                         |
| t <sub>WA</sub>                 | Address Stable From WR                                                           | (7)  |                 | (7)       |                 | (7)       |           | ns   |                         |
| t <sub>HF</sub>                 | HLDA to Float Delay                                                              | (8)  |                 | (8)       |                 | (8)       |           | ns   |                         |
| t <sub>WF</sub>                 | WR to Float Delay                                                                | (9)  |                 | (9)       |                 | (9)       |           | ns   | :                       |
| t <sub>AH</sub>                 | Address Hold Time After DBIN During HLDA                                         | -20  |                 | -20       |                 | -20       |           | ns   |                         |

# A.C. TESTING LOAD CIRCUIT





# **WAVEFORMS**





# WAVEFORMS (Continued)



#### NOTES:

(Parenthesis gives -1, -2 specifications, respec-

 Data input should be enabled with DBIN status. No bus conflict can then occur and data hold time is assured.

 $t_{DH} = 50$  ns or  $t_{DF}$ , whichever is less.

2.  $t_{CY} = t_{D3} + t_{r\phi2} + t_{\phi2} + t_{f\phi2} + t_{D2} + t_{r\phi1} \ge$  480 ns (-1:320 ns, - 2:380 ns).

# Typical $\Delta$ Output Delay vs $\Delta$ Capacitance



- 3. The following are relevant when interfacing the 8080A to devices having  $V_{IH} = 3.3V$ :
  - a) Maximum output rise time from 0.8V to 3.3V = 100 ns @ C<sub>L</sub> = SPEC.
  - b) Output delay when measured to 3.0V = SPEC  $+60 \text{ ns } @ C_L = SPEC.$
  - c) If  $C_L = \overline{SPEC}$ , add 0.6 ns/pF if  $C_L > C_{\overline{SPEC}}$ , subtract 0.3 ns/pF (from modified delay) if CL <
- C<sub>SPEC</sub>. 4.  $t_{AW} = 2 t_{CY} - t_{D3} - t_{r\phi2} - 140 \text{ ns } (-1:110 \text{ ns, } -2:130 \text{ ns)}.$
- 5.  $t_{DW} = t_{CY} t_{D3} t_{r\phi2} 170 \text{ ns } (-1.150 \text{ ns,})$ 2:170 ns).
- 6. If not HLDA,  $t_{WD} = t_{WA} = t_{D3} + t_{r\phi2} + 10 \text{ ns.}$
- If HLDA,  $t_{WD} = t_{WA} = t_{WF}$ .
- 7.  $t_{HF} = t_{D3} + t_{r\phi2} 50$  ns.
- 8.  $t_{WF} = t_{D3} + t_{r\phi2} 10 \text{ ns.}$ 9. Data in must be stable for this period during DBIN T<sub>3</sub>. Both t<sub>DS1</sub> and t<sub>DS2</sub> must be satisfied.
- 10. Ready signal must be stable for this period during T2 or Tw. (Must be externally synchronized.)
- 11. Hold signal must be stable for this period during T2 or TW when entering hold mode, and during T3, T<sub>4</sub>, T<sub>5</sub> and T<sub>WH</sub> when in hold mode. (External synchronization is not required.)
- Interrupt signal must be stable during this period of the last clock cycle of any instruction in order to be recognized on the following instruction. (External synchronization is not required.)
- 13. This timing diagram shows timing relationships only; it does not represent any specific machine cy-



# **INSTRUCTION SET**

The accumulator group instructions include arithmetic and logical operators with direct, indirect, and immediate addressing modes.

Move, load, and store instruction groups provide the ability to move either 8 or 16 bits of data between memory, the six working registers and the accumulator using direct, indirect, and immediate addressing modes.

The ability to branch to different portions of the program is provided with jump, jump conditional, and computed jumps. Also the ability to call to and return from subroutines is provided both conditionally and unconditionally. The RESTART (or single byte call instruction) is useful for interrupt vector operation.

Double precision operators such as stack manipulation and double add instructions extend both the arithmetic and interrupt handling capability of the 8080A. The ability to increment and decrement memory, the six general registers and the accumulator is provided as well as extended increment and decrement instructions to operate on the register pairs and stack pointer. Further capability is provided by the ability to rotate the accumulator left or right through or around the carry bit.

Input and output may be accomplished using memory addresses as I/O ports or the directly addressed I/O provided for in the 8080A instruction set.

The following special instruction group completes the 8080A instruction set: the NOP instruction, HALT to stop processor execution and the DAA instructions provide decimal arithmetic capability. STC allows the carry flag to be directly set, and the CMC instruction allows it to be complemented. CMA complements the contents of the accumulator and XCHG exchanges the contents of two 16-bit register pairs directly.

#### **Data and Instruction Formats**

Data in the 8080A is stored in the form of 8-bit binary integers. All data transfers to they system data bus will be in the same format.

The program instructions may be one, two, or three bytes in length. Multiple byte instructions must be stored in successive words in program memory. The instruction formats then depend on the particular operation executed.

One Byte Instructions

D7 D6 D5 D4 D3 D2 D1 D0 OP CODE

TYPICAL INSTRUCTIONS

Register to register, memory reference, arithmetic or logical, rotate, return, push, pop, enable or disable Interrupt instructions

Two Byte Instructions

D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub>

OP CODE

Immediate mode or I/O instructions

D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub> O

**OPERAND** 

Three Byte Instructions

D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub>

OP CODE

Jump, call or direct load and store instructions

D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub>

LOW ADDRESS OR OPERAND 1

D<sub>7</sub> D<sub>6</sub> D<sub>5</sub> D<sub>4</sub> D<sub>3</sub> D<sub>2</sub> D<sub>1</sub> D<sub>0</sub>

HIGH ADDRESS OR OPERAND 2

For the 8080A a logic "1" is defined as a high level and a logic "0" is defined as a low level.



**Table 2. instruction Set Summary** 

| ST() D D D D D D D D D D D D D D D D D D D | ND   D   D   D   D   D   D   D   D   D | OR     |               | s<br>s                           | s                             | Move register to register               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|--------------------------------------------|----------------------------------------|--------|---------------|----------------------------------|-------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1 1 1 D D D D D D D D D D D D D D D D D    | 1 1<br>1 D<br>D D                      | 0<br>D | S<br>1        | s                                | Ī                             | Move register to                        | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1 1 1 D D D D D D D D D D D D D D D D D    | 1 1<br>1 D<br>D D                      | 0<br>D | S<br>1        | s                                | Ī                             | register                                | "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| ) D                                        | ) D                                    | D      | 1             |                                  | ٠                             | Move register to                        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| ) D                                        | ) 1<br>) 0                             | D      | •             | •                                | 0                             | memory<br>Move memory to                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1 0 0 1 0 0 1 0 0                          | 0 1                                    | _      | •             | 1                                | 0                             | register<br>Move immediate              | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0    | 0                                      |        | 1             | 1                                | 0                             | register<br>Move immediate              | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0 0 0 1 0 0                                |                                        | 0      |               |                                  | 1                             | memory<br>Load immediate                | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0 1                                        | , ,                                    | 0      | 0             | 0                                | 1                             | register Pair B & C<br>Load immediate   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1 0                                        | ) 1                                    | 0      | 0             | 0                                | 1                             | register Pair D & E<br>Load immediate   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                          | 0 0                                    | 0      | 0             | 1                                |                               | register Pair H & L<br>Store A indirect | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| _                                          | 0                                      | ō      | ō             | 1                                | ō                             | Store A indirect                        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                            | 0                                      | 1      | 0             | 1                                | ō                             | Load A indirect                         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1                                          | 0                                      | 1      | 0             | 1                                | ō                             | Load A indirect                         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1                                          | 1                                      | 0      | ō             | 1                                | ō                             | Store A direct                          | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | ) 1                                    | 1      | ō             | 1                                | ŏ                             | Load A direct                           | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | ) 1                                    | ò      | ŏ             | i                                | o                             | Store H & L direct                      | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| -                                          | 1                                      | 1      | ٥             | i                                | ŏ                             | Load H & L direct                       | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                          | í i                                    | i      | o             | 1                                | 1                             | Exchange D & E.                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| H & L Registers                            |                                        |        |               |                                  |                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| _                                          | _                                      | _      | _             | _                                |                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Ī                                          | 0                                      | 0      | 1             | 0                                | 1                             | Push register Pair<br>B & C on stack    | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | 0                                      | 0      | 1             | 0                                |                               | Push register Pair<br>D & E on stack    | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                          | 1 1                                    | 0      | 1             | 0                                | 1                             | Push register Pair<br>H & L on stack    | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | 1                                      | 0      | 1             | 0                                | 1                             | Push A and Flags<br>on stack            | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| •                                          | 0                                      | 0      | 0             | 0                                | 1                             | Pop register Pair B<br>& C off stack    | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | 0                                      | 0      | 0             | 0                                |                               | Pop register Pair D<br>& E off stack    | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                          | 1                                      | 0      | 0             | 0                                |                               | Pop register Pair H<br>& L off stack    | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | 1                                      | 0      | 0             | 0                                |                               | Pop A and Flags<br>off stack            | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0                                          | 1                                      | 0      | 0             | 1                                |                               | Exchange top of<br>stack, H & L         | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | 1                                      | 1      | 0             | 0                                |                               | H & L to stack<br>pointer               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1                                          | 1                                      | 0      | 0             | 0                                |                               | Load immediate stack pointer            | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | 1                                      | 0      | 0             | 1                                |                               | Increment stack<br>pointer              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1                                          | 1                                      | 1      | 0             | 1                                |                               | Decrement stack<br>pointer              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                            |                                        |        |               |                                  |                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 0                                          | 0                                      | 0      | 0             | 1                                |                               | Jump<br>unconditional                   | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | 0                                      | 1      | 0             | 1                                |                               |                                         | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | ō                                      | ò      | -             | 1                                |                               |                                         | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | ŏ                                      | 1      | ō             | 1                                |                               | ' '                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            |                                        |        |               |                                  | - T                           |                                         | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1                                          | 1                                      |        |               |                                  | - 1                           | · · · · · ·                             | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                            | 0                                      | 1 1 0  | 1 1 0 0 1 0 0 | 1 1 0<br>1 0 0<br>0 1 0<br>0 0 0 | 1 1 0 1<br>1 0 0 1<br>0 1 0 1 | 1 1 0 1 0<br>1 0 0 1 0<br>0 1 0 1 0     | unconditional un |  |  |  |  |

| Mnemonic*                                                               |                                              |               |                       |             |             |                  |                        | _             |                                                                                                                                                               |                                       |
|-------------------------------------------------------------------------|----------------------------------------------|---------------|-----------------------|-------------|-------------|------------------|------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
|                                                                         | lı<br>D7                                     | nst<br>De     | ruc<br>D <sub>5</sub> | tio<br>D4   | n C         | D <sub>2</sub>   | le (<br>D <sub>1</sub> | 1)<br>D(      | Operations<br>Description                                                                                                                                     | Clock<br>Cycles<br>(2)                |
| JM                                                                      | 1                                            | 1             | 1                     | 1           | 1           | 0                | 1                      | 0             |                                                                                                                                                               | 10                                    |
| JPE                                                                     | 1                                            | 1             | 1                     | 0           | 1           | 0                | 1                      | 0             | Jump on parity<br>even                                                                                                                                        | 10                                    |
| JPO                                                                     | 1                                            | 1             | 1                     | 0           | 0           | 0                | 1                      | 0             | Jump on parity odd                                                                                                                                            | 10                                    |
| PCHL                                                                    | 1                                            | 1             | 1                     | 0           | 1           | 0                | 0                      | 1             | H & L to program<br>counter                                                                                                                                   | 5                                     |
| CALL                                                                    |                                              |               |                       |             |             |                  |                        |               |                                                                                                                                                               |                                       |
| CALL                                                                    | 1                                            | 1             | 0                     | 0           | 1           | 1                | 0                      | 1             | Call unconditional                                                                                                                                            | 17                                    |
| CC                                                                      | 1                                            | 1             | 0                     | 1           | 1           | 1                | 0                      | 0             | Call on carry                                                                                                                                                 | 11/17                                 |
| CNC                                                                     | 1                                            | 1             | 0                     | 1           | 0           | 1                | 0                      | 0             | Call on no carry                                                                                                                                              | 11/17                                 |
| CZ<br>CNZ                                                               | 1                                            | 1<br>. 1      | 0                     | 0           | 1           | 1                | 0                      | 0             | Call on zero                                                                                                                                                  | 11/17                                 |
| CP                                                                      | <u>'</u>                                     | 1             | 1                     | 0           | 0           | 1                | 0                      | 0             | Call on no zero                                                                                                                                               | 11/17                                 |
| CM                                                                      | ;                                            | i             | 1                     | 1           | 1           | 1                | 0                      | ő             | Call on positive<br>Call on minus                                                                                                                             | 11/17                                 |
| CPE                                                                     | 1                                            | i             | i                     | Ö           | 1           | i                | 0                      |               | Call on parity even                                                                                                                                           | 11/17<br>11/17                        |
| CPO                                                                     | li                                           | 1             | i                     | Ö           | ò           | 1                | o                      | ŏ             | Call on parity odd                                                                                                                                            | 11/17                                 |
| RETURN                                                                  | <u>.                                    </u> | <u> </u>      | _                     | Ť           | Ť           | Ť                | Ť                      | <u> </u>      | oun on party odd                                                                                                                                              | 11717                                 |
| RET                                                                     | 1                                            | 1             | 0                     | 0           | 1           | 0                | 0                      | 1             | Return                                                                                                                                                        | 10                                    |
| RC                                                                      | 1                                            | 1             | 0                     | 1           | 1           | Ö                | 0                      | ò             | Return on carry                                                                                                                                               | 5/11                                  |
| RNC                                                                     | 1                                            | 1             | 0                     | 1           | ò           | 0                | 0                      | -             | Return on no carry                                                                                                                                            | 5/11                                  |
| RZ                                                                      | i                                            | 1             | ō                     | ò           | 1           | ŏ                | ŏ                      | 0             | Return on zero                                                                                                                                                | 5/11                                  |
| RNZ                                                                     | 1                                            | 1             | ō                     | ŏ           | ò           | ō                | ō                      | 0             | Return on no zero                                                                                                                                             | 5/11                                  |
| RP                                                                      | 1                                            | 1             | 1                     | 1           | ō           | ŏ                | ŏ                      | ō             |                                                                                                                                                               | 5/11                                  |
| RM                                                                      | 1                                            | 1             | 1                     | 1           | 1           | ō                | ŏ                      | ō             | Return on minus                                                                                                                                               | 5/11                                  |
| RPE                                                                     | 1                                            | 1             | 1                     | 0           | 0           | 0                | 0                      | 0             | Return on parity                                                                                                                                              | 5/11                                  |
| RPO                                                                     | 1                                            | 1             | 1                     | 0           | 0           | 0                | 0                      | 0             | even<br>Return on parity<br>odd                                                                                                                               | 5/11                                  |
| RESTART                                                                 |                                              |               |                       |             |             |                  |                        |               | oud                                                                                                                                                           |                                       |
| RST                                                                     | 1                                            | 1             | Α                     | A           | A           | 1                | 1                      | 1             | Restart                                                                                                                                                       | 11                                    |
| INCREMEN                                                                | T                                            | NI            | D D                   | EC          | RE          | ME               | NT.                    |               |                                                                                                                                                               |                                       |
| INR r                                                                   | 0                                            | 0             | D                     | D           | D           | 1                | 0                      | 0             | Increment register                                                                                                                                            | 5                                     |
| DCR r                                                                   | 0                                            | 0             | D                     | D           | D           | 1                | 0                      |               | Decrement register                                                                                                                                            | 5                                     |
| INR M                                                                   | 0                                            | 0             | 1                     | 1           | 0           | 1                | 0                      |               | Increment memory                                                                                                                                              | 10                                    |
| DCR M<br>INX B                                                          | 0                                            | 0             | 1                     | 1           | 0           | 1                | 0                      | 1             | Decrement memory<br>Increment B & C                                                                                                                           | 10<br>5                               |
| INX D                                                                   | 0                                            | 0             | 0                     | 1           | 0           | 0                | 1                      |               | registers                                                                                                                                                     | 5                                     |
| INX H                                                                   | 0                                            | 0             | 1                     | 0           | 0           | 0                | 1                      | 1             | registers<br>Increment H & L                                                                                                                                  | 5                                     |
|                                                                         | 0                                            |               |                       |             |             |                  |                        |               | registers                                                                                                                                                     |                                       |
| DCV B                                                                   | v                                            | 0             | 0                     | 0           | 1           | 0                | 1                      | 1             | Decrement B & C                                                                                                                                               | 5<br>5                                |
| DCX B                                                                   | ۱,                                           | ^             |                       |             |             |                  | •                      | - 1           | Decrement D & E                                                                                                                                               |                                       |
| DCX D                                                                   | 0                                            | 0             | 0                     |             | -           | n                | 1                      | 1             | Decrement H & !                                                                                                                                               |                                       |
| DCX H                                                                   | 0                                            | 0             | 1                     | ò           | 1           | 0                | 1                      | 1             | Decrement H & L                                                                                                                                               | 5                                     |
| DCX D<br>DCX H<br>ADD                                                   | 0                                            | 0             | 1                     | 0           | 1           |                  |                        |               |                                                                                                                                                               | 5                                     |
| DCX H                                                                   | -                                            | -             | _                     |             | -           | s<br>s           | s<br>s                 | s<br>s        | Add register to A<br>Add register to A                                                                                                                        |                                       |
| DCX D<br>DCX H<br>ADD<br>ADD r                                          | 0                                            | 0             | 0                     | 0           | 0           | s                | s                      | s             | Add register to A<br>Add register to A<br>with carry                                                                                                          | 4 4                                   |
| DCX D<br>DCX H<br>ADD<br>ADD r<br>ADC r                                 | 1 1                                          | 0             | 0 0                   | 0           | 0 1         | s<br>s           | s<br>s                 | s<br>s        | Add register to A<br>Add register to A<br>with carry<br>Add memory to A<br>Add memory to A                                                                    | 4                                     |
| DCX D<br>DCX H<br>ADD<br>ADD r<br>ADC r<br>ADD M                        | 1 1 1                                        | 0 0 0         | 0 0                   | 0 0 0       | 0 1 0       | S<br>S           | s<br>s                 | s<br>s<br>o   | Add register to A<br>Add register to A<br>with carry<br>Add memory to A<br>Add memory to A<br>with carry                                                      | 5<br>4<br>4<br>7<br>7                 |
| ADD r<br>ADD M<br>ADC M                                                 | 1 1 1                                        | 0 0 0         | 0 0 0                 | 0 0 0       | 0 1 0 1     | S<br>S<br>1      | S<br>S<br>1            | s<br>s<br>o   | Add register to A Add register to A with carry Add memory to A Add memory to A with carry Add immediate to A Add immediate to A                               | 5<br>4<br>4<br>7                      |
| ADD r<br>ADD r<br>ADD m<br>ADC r<br>ADC M<br>ADC M                      | 1 1 1 1                                      | 0 0 0 0 1     | 0 0 0 0               | 0 0 0       | 0 1 0 1 0   | S<br>S<br>1<br>1 | S<br>S<br>1<br>1       | s s o o o     | Add register to A Add register to A with carry Add memory to A Add memory to A with carry Add immediate to A                                                  | 5<br>4<br>4<br>7<br>7<br>7            |
| DCX D<br>DCX H<br>ADD<br>ADD r<br>ADC r<br>ADD M<br>ADC M<br>ADI<br>ACI | 1 1 1 1 1 1                                  | 0 0 0 0 1 1   | 0 0 0 0 0 0           | 0 0 0 0 0 0 | 0 1 0 1 0 1 | S S 1 1 1 1 1    | S S 1 1 1 1 1          | ss 00 00      | Add register to A Add register to A with carry Add memory to A Add memory to A with carry Add immediate to A Add immediate to A with carry                    | 5<br>4<br>4<br>7<br>7<br>7            |
| DCX D DCX H  ADD ADD r ADC r  ADD M ADC M  ADI ACI DAD B                | 1<br>1<br>1<br>1<br>1<br>0                   | 0 0 0 0 1 1 0 | 0 0 0 0 0 0           | 0 0 0 0 0 0 | 0 1 0 1 1   | S S 1 1 1 1 0    | S S 1 1 1 1 0          | S S 0 0 0 1 1 | Add register to A Add register to A with carry Add memory to A Add memory to A with carry Add immediate to A Add immediate to A with carry Add B & C to H & L | 5<br>4<br>4<br>7<br>7<br>7<br>7<br>10 |



Table 2. Instruction Set Summary (Continued)

|           |          |                       |   |   |   |   |   |   | Tubic E. Illatiu                        |                        |
|-----------|----------|-----------------------|---|---|---|---|---|---|-----------------------------------------|------------------------|
| Mnemonic* |          | nst<br>D <sub>6</sub> |   |   |   |   | • | • | Operations<br>Description               | Clock<br>Cycles<br>(2) |
| SUBTRAC   | <u>г</u> |                       |   |   |   |   |   |   |                                         |                        |
| SUBr      | 1        | 0                     | 0 | 1 | 0 | s | s |   | Subtract register from A                | 4                      |
| SBB r     | 1        | 0                     | 0 | 1 | 1 | s | s | s | Subtract register<br>from A with borrow | 4                      |
| SUB M     | 1        | 0                     | 0 | 1 | 0 | 1 | 1 | 0 | Subtract memory<br>from A               | 7                      |
| SBB M     | 1        | 0                     | 0 | 1 | 1 | 1 | 1 | 0 | Subtract memory<br>from A with borrow   | 7                      |
| SUI       | 1        | 1                     | 0 | 1 | 0 | 1 | 1 | 0 | Subtract immediate from A               | 7                      |
| SBI       | 1        | 1                     | 0 | 1 | 1 | 1 | 1 | 0 | Subtract immediate from A with borrow   | 7                      |
| LOGICAL   |          |                       |   |   |   |   |   |   | <u> </u>                                |                        |
| ANA r     | 1        | 0                     | 1 | 0 | 0 | s | s | s | And register<br>with A                  | 4                      |
| XRA r     | 1        | 0                     | 1 | 0 | 1 | S | S | S | Exclusive or<br>register with A         | 4                      |
| ORA r     | 1        | 0                     | 1 | 1 | 0 | s | s | s | Or register with A                      | 4                      |
| CMP r     | 1        | 0                     | 1 | 1 | 1 | s | s | s | Compare register with A                 | 4                      |
| ANA M     | 1        | 0                     | 1 | 0 | 0 | 1 | 1 | 0 | And memory with A                       | 7                      |
| XRA M     | 1        | 0                     | 1 | 0 | 1 | 1 | 1 | 0 | Exclusive Or memory with A              | 7                      |
| ORA M     | 1        | 0                     | 1 | 1 | 0 | 1 | 1 | 0 | Or memory with A                        | 7                      |
| CMP M     | 1        | 0                     | 1 | 1 | 1 | 1 | 1 | 0 | Compare memory with A                   | 7                      |
| ANI       | 1        | 1                     | 1 | 0 | 0 | 1 | 1 | 0 | And immediate with A                    | 7                      |
| XRI       | 1        | 1                     | 1 | 0 | 1 | 1 | 1 | _ | Exclusive Or immediate with A           | 7                      |
| ORI       | 1        | 1                     | 1 | 1 | 0 | 1 | 1 | 0 | Or immediate with A                     | 7                      |
| CPI       | 1        | 1                     | 1 | 1 | 1 | 1 | 1 | 0 | Compare immediate with A                | 7                      |

| Mnemonic* |     |   |   |   | n C<br>D <sub>3</sub> |   |   |   | Operations<br>Description    | Clock<br>Cycles<br>(2) |  |  |
|-----------|-----|---|---|---|-----------------------|---|---|---|------------------------------|------------------------|--|--|
| ROTATE    |     |   |   |   |                       |   |   |   |                              |                        |  |  |
| RLC       | 0   | 0 | 0 | 0 | 0                     | 1 | 1 | 1 | Rotate A left                | 4                      |  |  |
| RRC       | 0   | 0 | 0 | 0 | 1                     | 1 | 1 | 1 | Rotate A right               | 4                      |  |  |
| RAL       | 0   | 0 | 0 | 1 | 0                     | 1 | 1 | 1 | Rotate A left through carry  | 4                      |  |  |
| RAR       | 0   | 0 | 0 | 1 | 1                     | 1 | 1 | 1 | Rotate A right through carry | 4                      |  |  |
| SPECIALS  |     |   |   |   |                       |   |   |   |                              |                        |  |  |
| CMA       | 0   | 0 | 1 | 0 | 1                     | 1 | 1 | 1 | Complement A                 | 4                      |  |  |
| STC       | 0   | 0 | 1 | 1 | 0                     | 1 | 1 | 1 | Set carry                    | 4                      |  |  |
| CMC       | 0   | 0 | 1 | 1 | 1                     | 1 | 1 | 1 | Complement carry             | 4                      |  |  |
| DAA       | 0   | 0 | 1 | 0 | 0                     | 1 | 1 | 1 | Decimal adjust A             | 4                      |  |  |
| INPUT/OU  | TPI | Л |   |   |                       |   |   |   |                              |                        |  |  |
| IN        | 1   | 1 | 0 | 1 | 1                     | 0 | 1 | 1 | Input                        | 10                     |  |  |
| OUT       | 1   | 1 | 0 | 1 | 0                     | 0 | 1 | 1 | Output                       | 10                     |  |  |
| CONTROL   |     |   |   |   |                       |   |   |   |                              |                        |  |  |
| EI        | 1   | 1 | 1 | 1 | 1                     | 0 | 1 | 1 | Enable Interrupts            | 4                      |  |  |
| DI        | 1   | 1 | 1 | 1 | 0                     | 0 | 1 | 1 | Disable Interrupt            | 4                      |  |  |
| NOP       | 0   | 0 | 0 | 0 | 0                     | 0 | 0 | 0 | No-operation                 | 4                      |  |  |
| HLT       | 0   | 1 | 1 | 1 | 0                     | 1 | 1 | 0 | Halt                         | 7                      |  |  |

#### NOTES:

<sup>1.</sup> DDD or SSS: B = 000, C = 001, D = 010, E = 011, H = 100, L = 101, Memory = 110, A = 111.

<sup>2.</sup> Two possible cycle times (6/12) indicate instruction cycles dependent on condition flags. \*All mnemonics copyright © Intel Corporation 1977