## CUDA DGEMM TILED MATRIX MULTIPLICATION WITH CUDA

25. APRIL 2018 | JOCHEN KREUTZ



#### **OVERVIEW**

Tiled matrix multiplication algorithm

Cuda implementation with and without streams

Using multi-GPUs and streams

CUDAStreams/Slides/CUDA\_DGEMM\_tiled.pdf







- Split matrices into tiles
- Allows for distributing work onto different streams (and GPUs)





#### Result matrix C



- Do partial (block-wise) computation
- Sum up partial results









- Do partial (block-wise) computation
- Sum up partial results









- Do partial (block-wise) computation
- Sum up partial results



 Change order of computations and run over all tiles of the result matrix in an inner loop

 Do first computations for all tiles in result matrix and then repeat with next tiles of input matrices

Allows for concurrency in computation of tiles in restul matrix C





- Change order of computations and run over all tiles of the result matrix with an inner loop
- Do first computations for all tiles in result matrix and then repeat with next tiles of input matrices







- Change order of computations and run over all tiles of the result matrix in the inner loop
- Do first computations for tiles in result matrix and then proceed to next tiles of input matrices



- Change order of computations and run over all tiles of the result matrix in the inner loop
- Do first computations for tiles in result matrix and then proceed to next tiles of input matrices



- Change order of computations and run over all tiles of the result matrix in the inner loop
- Do first computations for tiles in result matrix and then proceed to next tiles of input matrices

#### **IMPLEMENTATION**

#### **LOOP OVER TILES**

```
// loop over inner tile dimension
for ( int iktile = 0; iktile < ntiles; iktile++ ) {</pre>
  // loop over row tiles
  for ( int irowtile = 0; irowtile < ntiles; irowtile++ ) {</pre>
    // loop over column tiles
    for ( int icoltile = 0; icoltile < ntiles; icoltile++ ) {</pre>
```



#### **IMPLEMENTATION**

- Tiled approach allows to operate large matrices that would not fit into GPU memory as a whole
- For each step only 3 tiles have to be present on the device
- Use pinned memory for tiles to do asynchronous host to device copies and speed up data transfers
- Set beta to 1 in cublasDgemm call to reuse previous calculated results

#### **DGEMM COMPUTATION**

C := alpha\*op(A)\*op(B) + beta\*C



### TILED MATRIX MULTIPLICATION - IMPLEMENTATION

- Workflow:
  - Init data (elements of result matrix C have to be set to 0)
  - Loop over tiles in input matrices and over tiles in C
- (1) Read input data (3 tiles) from global matrices to pinned buffers
- (2) Transfer 3 relevant tiles to device
- (3) Call cublasDgemm with beta = 1
- (4) Read back results from device to pinned buffer
- (5) Write back temporary results (1 tile) from pinned host buffer to global result matrix in host memory



## TILED MATRIX MULTIPLICATION - IMPLEMENTATION



#### **TILED MATRIX MULTIPLICATION - STEP 1**



JÜLICH Forschungszentrum

#### **TILED MATRIX MULTIPLICATION - STEP 2**

 Input matrix B
...
...
...
...
...
...
...



Pinned host memory

Global GPU memory



G

#### **TILED MATRIX MULTIPLICATION – STEP 3**

H O S T



...





Result matrix C









Pinned host memory





Global GPU memory



#### **TILED MATRIX MULTIPLICATION – STEP 4**

Result matrix C Input matrix A Input matrix B ... Н O S T . . . ... ... Pinned host memory G Р Global GPU memory

Seite 19

17. April 2018

Mitglied der Helmholtz-Gemeinschaft

#### **TILED MATRIX MULTIPLICATION – STEP 5**

Input matrix B Result matrix C Input matrix A ... Н O S T . . . ... ... Pinned host memory G Ρ Global GPU memory

Seite 20

17. April 2018

Mitglied der Helmholtz-Gemeinschaft

### TILED MATRIX MULTIPLICATION REPEAT STEPS 1 TO 5

Н







Pinned host memory





Global GPU memory



#### **EXERCISE**



### Tiled Matrix Multiplication: task 1

.../exercises/tasks/Cuda\_DGEMM\_tiled.cu



## TILED MATRIX MULTIPLICATION – USING STREAMS

- Distribute computation of tiles to different streams
- Use asynchronous data transfers to overlap kernel executions and memory copies
  - Unnecessary data movement can be hidden
  - simplify the implementation
  - Each stream will use its own tile buffers (multi buffering)
- Synchronization will be necessary



# TILED MATRIX MULTIPLICATION – USING STREAMS: EXAMPLE (3 STREAMS)



Stream 3

## TILED MATRIX MULTIPLICATION – USING STREAMS

- Example: 3 streams
- For every tile:
  - H2D data transfer
  - Kernel execution (dgemm)
  - D2H data transfer

| Stream 1 | H2D | Kernel | D2H    |        |     |
|----------|-----|--------|--------|--------|-----|
| Stream 2 |     | H2D    | Kernel | D2H    |     |
| Stream 3 |     |        | H2D    | Kernel | D2H |



# TILED MATRIX MULTIPLICATION – USING STREAMS: EXAMPLE (3 STREAMS)



G P U Stream 1

Stream 2

Stream 3

**GPU** buffers



#### **TILED MATRIX MULTIPLICATION – USING**

**STREAMS**• Example: 3 streams



# TILED MATRIX MULTIPLICATION – USING STREAMS: EXAMPLE (3 STREAMS)



# TILED MATRIX MULTIPLICATION – USING STREAMS: EXAMPLE (3 STREAMS)



#### **EXERCISE**



### Tiled Matrix Multiplication: task 2

.../exercises/tasks/Cuda\_DGEMM\_tiled\_streams.cu



## TILED MATRIX MULTIPLICATION – USING MULTIPLE GPUS WITH STREAMS

- Use all GPUs within a node
- Each GPU uses several streams
  - First fill all streams of a GPU then move to next GPU



## TILED MATRIX MULTIPLICATION – USING MULTI-GPUS WITH STREAMS: EXAMPLE



sholtz-Gemeinschaft

17. April 2018

Device 0





Stream 3

#### **EXERCISE**



### Tiled Matrix Multiplication: task 3

.../exercises/tasks/Cuda\_DGEMM\_tiled\_streams\_multigpu.cu

