

## COOPERATIVE GROUPS FLEXIBLE GROUPS OF THREADS

25 April 2018 | Andreas Herten | Forschungszentrum Jülich



#### Overview, Outline

#### At a Glance

- Cooperative Groups: New model to work with thread groups
- Thread groups are entities, intrinsic function as member functions
- Safe and structured programming

#### **Contents**

Motivation

**Basis** 

Independent Thread Scheduling

Cooperative Groups

Introduction

Thread Groups Overview

**Thread Blocks** 

Task 1

Tiling Groups

Dynamic Size

**Coalesced Groups** 

**Larger Groups** 

Task 2

Warp-Synchronous Programming

Overview

Task 3

Conclusions



#### **Motivation**



## **Standard CUDA Threading Model**

#### **Before CUDA 9**

- Many threads, combined into blocks, on a grid; in 3D
- Operation: Single Instruction, Multiple Threads (SIMT)
- Thread waiting for result of instruction? Use computational resource with other threads in meantime!
- Group of threads execute in lockstep: Warp (currently 32 threads)
  - Same instructions
  - Branching possible
  - Predicates (and masks)
- Shared memory: Fast, shared between threads of block
- Synchronization between threads of blocks:
  - \_\_syncthreads() barrier for all threads of block





## **Thread Scheduling**

#### **Previously on Pascal**

- Pascal and earlier: One common program counter plus active mask
  - Diverging branches within warp: first one, then other branch
  - Implicit reconvergence at end of branch
  - Loss of concurrency → inter-thread communication limited (deadlocks!)





## **Thread Scheduling**

#### **Previously on Pascal**

- Pascal and earlier: One common program counter plus active mask
  - Diverging branches within warp: first one, then other branch
  - Implicit reconvergence at end of branch
  - Loss of concurrency → inter-thread communication limited (deadlocks!)





```
if (threadIdx.x < 4) {
    A; B;
} else {
    C; D;
}
x.</pre>
```

## Independent Thread Scheduling

#### **New in Volta**

- Volta: Program counter, call stack per thread
  - Still SIMT, but finer-grained execution
  - Interlaced if-else parts
  - One thread can wait for result of other thread!
  - → More flexibility! (Same performance)



## Independent Thread Scheduling

#### **New in Volta**

- Volta: Program counter, call stack per thread
  - Still SIMT, but finer-grained execution
  - Interlaced if-else parts
  - One thread can wait for result of other thread!
  - → More flexibility! (Same performance)





```
if (threadIdx.x < 4) {
    A; B;
} else {
    C; D;
}
X;
__syncwarp();</pre>
```



## **Cooperative Groups**



#### **New Model: Cooperative Groups**

Motivation to extend classical model

Algorithmic Not all algorithms map easily to available synchronization methods; synchronization should be more flexible

Design Make groups of threads explicit entities

Hardware Access new hardware features (Independent Thread Scheduling)

→ Cooperative Groups (CG)

A flexible model for synchronization and communication within groups of threads.



#### **New Model: Cooperative Groups**

Motivation to extend classical model

```
Algorithmic Not all algorithms map easily to available synchronization methods; synchronization should be more flexible

Design Make groups of threads explicit entities

Hardware Access new hardware features (Independent Thread Scheduling)
```

→ Cooperative Groups (CG)

A flexible model for synchronization and communication within groups of threads.

- All in namespace cooperative\_groups (cooperative\_groups.h header)
- Following in text: cooperative\_groups::func() → cg::func() namespace cg = cooperative\_groups;



#### **Division of Thread Blocks**



- Start with block of certain size
- Divide into smaller sub-groups
- Continue diving, if algorithm makes it necessity
- Methods for dynamic or static divisions (tiles)
- In each level: thread of group has unique ID (local index instead of global index)



# **Cooperative Groups**Thread Groups Overview



Thread Group















### **Common Methods of Cooperative Groups**

- Fundamental type: thread\_group
- Every CG has following member functions
  - sync() Synchronize the threads of <u>this</u> group (alternative cg::sync(g))

    Before: syncthreads() for whole block
  - thread\_rank() Get unique ID of current thread this group (local index)

    Before: threadIdx.x for index in block
    - size() Number of threads in this group
      - Before: blockDim.x for number of threads in block
    - is\_valid() Group is technically ok



## Cooperative Groups Thread Blocks



#### **Cooperative Thread Blocks**



- Easiest entry point to thread groups: cg::this\_thread\_block()
- Additional member functions

```
thread_index() Thread index within block (3D)
group_index() Block index within grid (3D)
```

- Blocks (and groups) are now concrete entities
- → Design functions to represent this!



### **Example: Print Rank Function**

```
__device__ void printRank(thread_group cg::g) {
    printf("Rank %d\n", g.thread_rank());
}
__global__ void allPrint() {
    cg::thread_block b = cg::this_thread_block();

    printRank(b);
}
int main() {
    allPrint<<<1, 23>>();
}
```

#### Implementing a Cooperative Groups Kernel



From old to new

- Location of code: Cooperative-Groups/exercises/tasks/task1
- See Instructions.md for explanations
- Follow TODOs to port kernel/device function from traditional CUDA threading model to new CG model
- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on Cooperative Groups



## **Tiles of Groups**

#### Dynamically-tiled

```
Thread Group

Thread Group

Thread Block
Tile

Thread Block
```

- Divide into smaller groups with cg::tiled\_partition()
- Will automatically create smaller groups from parent group
- Examples
  - Create groups of size 32 of current block cg::thread\_group tile32 = cg::tiled\_partition(cg::this\_thread\_block(), 32);
  - Create sub-groups of size 4
    cg::thread\_group tile4 = cg::tiled\_partition(tile32, 4);
- Note: Currently, only supported partition sizes are 2, 4, 8, 16, 32

## **Tiles of Groups**

Statically-tiled: thread\_block\_tile



- Second version of function: cg::tiled\_partition<>()
- Size of tile is template parameter
- → Known at compile time! Optimizations possible!
  - Returns thread\_block\_tile object with additional member functions
    - .shfl(),.shfl\_down(),.shfl\_up(),.shfl\_xor()
    - .any(), .all(), .ballot(); .match\_any(), .match\_all()
    - → Intrinsic functions to work with threads inside a warp (more later)



## **Tiles of Groups**

Statically-tiled: thread\_block\_tile

```
Thread Group

Thread Block

Coalesced Group

Thread Block

Tile

Thread Block
```

- Second version of function: cg::tiled\_partition<>()
- Size of tile is template parameter
- → Known at compile time! Optimizations possible!
  - Returns thread\_block\_tile object with additional member functions
    - .shfl(),.shfl\_down(),.shfl\_up(),.shfl\_xor()
    - .any(), .all(), .ballot(); .match\_any(), .match\_all()
    - → Intrinsic functions to work with threads inside a warp (more later)
  - Example

```
cg::thread_block_tile tile32 = cg::tiled_partition<32>(cg::this_thread_block());
cg::thread_block_tile tile4 = cg::tiled_partition<4>(tile32);
```

#### **Coalesced Group**



- Get group of threads which is not diverged
- Threads ave same state at point of API call
- cg::coalesced\_group active\_threads = cg::coalesced\_threads();

Slida 19131

#### **Coalesced Group**



- Get group of threads which is not diverged
- Threads ave same state at point of API call
- cg::coalesced\_group active\_threads = cg::coalesced\_threads();
- Example

```
cg::coalesced_group active_threads = cg::coalesced_threads();
if (...) {
   cg::coalesced_group if_true_threads = cg::coalesced_threads();
   int rank = if_true_threads.thread_rank();
   cg::thread_group partition = cg::tiled_partition(if_true_threads, 2);
}
```

## **Cooperative Groups Larger Groups**



### **Grid Group**



- Grid of blocks can also be entity now
- Synchronize across all blocks:

```
cg::grid_group grid = cg::this_grid();
grid.sync();
```

- Condition
  - Blocks must be co-resident on device (Occupancy Calculator)
  - Kernel must be launched with Cooperative Launch API cudaLaunchCooperativeKernel() instead of <<<,>>> syntax



#### **Multi-Grid Group**



- Group of blocks across multiple devices
- Synchronize blocks across devices:

```
cg::multi_grid_group multi_grid = cg::this_multi_grid();
multi_grid.sync();
```

- Condition
  - Kernel must be launched with Cooperative Launch API cudaLaunchCooperativeKernelMultiDevice() instead of <<<,>>> syntax
  - 2 Supported by architecture



#### **Cooperative Groups with Tiled Partitions**



#### Sub-divisions

- Location of code: Cooperative-Groups/exercises/tasks/task2
- See Instructions.md for explanations
- Follow TODOs to tile a CG and use kernel from Task 1, atomic operations needed
- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on Cooperative Groups



#### **Cooperative Groups with Tiled Partitions**



Sub-divisions

- Location of code: Cooperative-Groups/exercises/tasks/task2
- See Instructions.md for explanations
- Follow TODOs to tile a CG and use kernel from Task 1, atomic operations needed
- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on Cooperative Groups



#### **Cooperative Groups with Tiled Partitions**



Sub-divisions

- Location of code: Cooperative-Groups/exercises/tasks/task2
- See Instructions.md for explanations



• Follow TODOs to tile a CG and use kernel from Task 1, atomic operations needed

Slide 22131

- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on Cooperative Groups



#### **Aside: Atomic Operations**

#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?



#### **Aside: Atomic Operations**

#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?

array[i] = array[i] + myvalue

#### **Aside: Atomic Operations**

#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?

array[i] = array[i] + myvalue





#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?

array[i] = array[i] + myvalue



#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?

array[i] = array[i] + myvalue



#### Motivation

- Order execution of CUDA threads non-deterministic
- No problem, if each thread works on distinct data element
- What, if threads collaborate and share data? Read/Write to same element?
- $\rightarrow$  Atomic operations
  - Safe way to read and write to memory position by different threads
  - Data in global or shared memory
  - Example: atomicAdd(array[i], myvalue)
  - See CUDA Documentation

arrav[i] = array[i] + myvalue



#### **Examples**

- Always, first argument to function: address of a value to potentially change
- Old value of address usually returned
- int atomicOp(int \* removeVal, int myVal)



#### **Examples**

- Always, first argument to function: address of a value to potentially change
- Old value of address usually returned
- int atomicOp(int \* removeVal, int myVal)
- Examples
  - atomicAdd(int\* address, int val) Add val to the value at address
    atomicExch(int\* address, int val) Store val at address location; return old
     value
  - atomicMin(int\* address, int val) Store the minimum of val and the value at address at address location; return old value
  - atomicCAS(int\* address, int compare, int val) The value at address is compared to compare. If true, val is stored at address; if false, the old value at address is stored. The old value at address is returned. Basic function: Compare And Swap

#### **Cooperative Groups with Tiled Partitions**



Sub-divisions

- Location of code: Cooperative-Groups/exercises/tasks/task2
- See Instructions.md for explanations
- Follow TODOs to tile a CG and use kernel from Task 1, atomic operations needed
- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on Cooperative Groups



# **Warp-Synchronous Programming**



### **Warp-Level Intrinsics**

- Smallest set of executed threads: Warp
- Warp: 32 threads executed in SIMT/SIMD fashion
- Exchange data between threads of warp
  - Global memory: Slow
    - Shared memory: Faster
    - Directly (registers): Even faster
- Safe method access without race conditions
  - Global/shared memory: Atomic operations
  - Registers: Warp-aggregated Atomic operations





shfl(int lane) Copy data from a target warp lane; also: other flavors (next slide)



```
shfl(int lane) Copy data from a target warp lane; also: other flavors (next slide)
all(int pred) If predicate (comparison, relation) evaluates to non-zero (true) for all
threads, return non-zero (true)
any(int pred) If predicate evaluates to non-zero for any thread, return non-zero
ballot(int pred) Return a bit mask which has 1s set for all thread for which predicate
evaluates to non-zero
```



```
shfl(int lane) Copy data from a target warp lane; also: other flavors (next slide)
all(int pred) If predicate (comparison, relation) evaluates to non-zero (true) for all
threads, return non-zero (true)
any(int pred) If predicate evaluates to non-zero for any thread, return non-zero
ballot(int pred) Return a bit mask which has 1s set for all thread for which predicate
evaluates to non-zero
match_any(T value) Return a bit mask of threads which have same value of value as current
thread; also: match_all(T value)
```



```
shfl(int lane) Copy data from a target warp lane; also: other flavors (next slide)
all(int pred) If predicate (comparison, relation) evaluates to non-zero (true) for all
threads, return non-zero (true)
any(int pred) If predicate evaluates to non-zero for any thread, return non-zero
ballot(int pred) Return a bit mask which has 1s set for all thread for which predicate
evaluates to non-zero
match_any(T value) Return a bit mask of threads which have same value of value as current
thread; also: match_all(T value)
```

- Available as global device functions, with additional selection mask as first element (as \_\_shufl\_sync() etc.)
- Available as member functions of a cg::tiled\_partition group (as g.shfl() etc.)
- Intrinsics automatically synchronize after operation new since CUDA 9
- Value can only be retrieved if targeted lane also invokes intrinsic
- Per clock cycle: 32 shuffle instructions per SM → very fast!



## **Warp Intrinsic Example**

#### **Everyday I'm Shuffeling**

- shfl(): Copy data from target warp lane
- Different flavors

```
shfl() Copy data from warp lane with ID directly
```

- shfl\_up() Copy data from relative warp lane with lower ID (shuffle upstream)
- shfl\_down() Copy data from relative warp lane with higher ID (shuffle downstream)
  - shfl\_xor() Copy data from relative warp lane with ID as calculated by a bitwise XOR
- Example: shfl\_down(value, N) with N = 16, 8, ...







Member of the Helmholtz Association 25 April 2018 Slide 20131





Member of the Helmholtz Association 25 April 2018 Slide 20131





















### **Transform Kernel to Warp-Level Reduction**



**Expert level 11** 

- Location of code: Cooperative-Groups/exercises/tasks/task3
- See Instructions.md for explanations
- Follow TODOs to modify maxKernel() such that it uses warp-level atomic operations (and no shared memory)

Slide 30131

- Compile with make, submit to batch system with make run
- See also CUDA C programming guide for details on warp-level functions



#### **Conclusions**

- CG new model to create groups in CUDA 9
- Groups are entities, have member functions
- Work well together (but not limited to) Independent Thread Scheduling (new Volta feature)
- Synchronizing is important (not mentioned before: \_\_syncwarps())
- Warp-level functions easily accessible from groups
- CG are quite new, let's see how they develop



#### **Conclusions**

- CG new model to create groups in CUDA 9
- Groups are entities, have member functions
- Work well together (but not limited to) Independent Thread Scheduling (new Volta feature)
- Synchronizing is important (not mentioned before: \_\_syncwarps())
- Warp-level functions easily accessible from groups
- CG are quite new, let's see how they develop





Appendix Further Literature Glossary



#### **Further Literature**

- NVIDIA Developer Blog: Cooperative Groups: Flexible CUDA Thread Programming
- NVIDIA Developer Blog: Inside Volta: The World's Most Advanced Data Center GPU
- NVIDIA Developer Blog: Using CUDA Warp-Level Primitives
- Talk at GPU Technology Conference 2018: Cooperative Groups by Kyrylo Perelygin and Yuan Lin
- Talk: Warp-synchronous programming with Cooperative Groups by Sylvain Collange
- Book: CUDA Programming by Shane Cook



### Glossary I

API A programmatic interface to software by well-defined functions. Short for application programming interface. 26, 27, 29, 30

CUDA Computing platform for GPUs from NVIDIA. Provides, among others, CUDA C/C++. 4, 22, 31, 32, 33, 34, 35, 36, 37, 38, 39, 42, 45, 46, 47, 48, 57, 58, 59

NVIDIA US technology company creating GPUs. 62

Pascal GPU architecture from NVIDIA (announced 2016). 5, 6

Volta GPU architecture from NVIDIA (announced 2017). 7, 8, 58, 59

CG Cooperative Groups. 10, 11, 18, 22, 31, 32, 33, 42, 58, 59



Member of the Helmholtz Association 25 April 2018 Slide 315

### **Glossary II**

**GPU Graphics Processing Unit. 62** 

SIMD Single Instruction, Multiple Data. 44

SIMT Single Instruction, Multiple Threads. 4, 7, 8, 44

SM Streaming Multiprocessor. 45, 46, 47, 48

## References: Images, Graphics I

[1] Yuriy Rzhemovskiy. *Teenage Penguins*. Freely available at Unsplash. URL: https://unsplash.com/photos/qFxS5FkUSAQ.

