# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

## **General Description**

The MAX17270/1 are 3-output switching regulators designed for applications requiring efficient regulation of multiple supplies in a very small space, such as wearable electronic devices.

The parts use a buck-boost architecture that regulates three outputs using a single small 2.2uH inductor at efficiencies up to 90%. This results in smaller board space while delivering better total system efficiency than equivalent power solutions using one buck and linear regulators.

The supply current is 0.9uA when only one output is enabled, plus 0.3uA for each additional output enabled.

This SIMO (Single Input Multiple Output) regulator utilizes the entire battery voltage range due to its ability to create output voltages that are above, below, or equal to the input voltage. Peak inductor current for each output is programmable to optimize the balance between efficiency, output ripple, EMI, PCB design, and load capability.

The part is available in two versions. The MAX17270 has 3 enable inputs and 3 programming inputs. The MAX17271 includes an I2C interface with interrupt, a push-button turn on/off, and a power-good indication. The MAX17272/3 are 2-output versions of MAX17270/1, respectively.

All versions are offered in either a 4x4 0.4mm WLP or a 16-pin TQFN package.

## **Applications**

- · Bluetooth Headsets
- · Fitness Bands
- · Watches

#### **Benefits and Features**

- 3-Output/2-Output, Single-Inductor Multiple-Output (SIMO) Buck-Boost Regulator
- 2.7V to 5.5V Input Voltage Range
- · Low-Power and Long Battery Life
  - 1.5µA Operating Current (3 SIMO Channels)
  - 360nA Shutdown Current
  - >90% Efficiency at 3.3V Output
- Flexible and Configurable
  - I<sup>2</sup>C Compatible Interface (MAX17271/3)
  - Programmable Output Voltage: 0.8V to 5.0V
  - Programmable Peak Current Limit
- Robust
  - Soft-Start
  - Overload Protection
  - · Thermal Protection
- · Small Size
  - 1.77mm x 1.77mm x 0.50mm 0.4mm-Pitch WLP Package
  - 3mm x 3mm x 0.75mm TQFN Package
  - · Small Total Solution Size

Ordering Information appears at the end of the datasheet.



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Simplified Application Circuit**



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **TABLE OF CONTENTS**

| General Description                             |    |
|-------------------------------------------------|----|
| Applications                                    |    |
| Benefits and Features                           | 1  |
| Simplified Application Circuit                  |    |
| Absolute Maximum Ratings                        | 7  |
| Package Information                             |    |
| TQFN                                            | 7  |
| WLP                                             | 7  |
| Electrical Characteristics                      | 8  |
| Electrical Characteristics - I2C                |    |
| Typical Operating Characteristics               |    |
| Pin Configurations                              | 12 |
| MAX17270/2 WLP                                  | 12 |
| MAX17271/3 WLP                                  | 13 |
| MAX17270/2 TQFN                                 | 13 |
| MAX17271/3 TQFN                                 |    |
| Pin Description                                 | 14 |
| Functional Diagrams                             | 16 |
| Functional Diagram                              | 16 |
| Detailed Description                            | 17 |
| Output Voltage Configuration                    | 17 |
| SIMO Control Scheme                             | 19 |
| SIMO Soft-Start                                 |    |
| SIMO Registers (MAX17271/3)                     |    |
| SIMO Active Discharge Resistance (MAX17271/3)   | 21 |
| On Pin Control and Power Sequencer (MAX17271/3) |    |
| Fault Response and Reporting (MAX17271/3)       | 23 |
| Detailed Description - I2C                      | 23 |
| General Description                             | 23 |
| Features                                        | 24 |
| Simplified Block Diagram                        | 24 |
| I2C System Configuration                        |    |
| I2C Interface Power                             | 25 |
| I2C Data Transfer                               | 25 |
| I2C Start and Stop Conditions                   |    |
| I2C Acknowledge Bit                             |    |
| I2C Slave Address                               | 27 |
| I2C Clock Stretching                            | 28 |
| I2C General Call Address                        | 28 |
| I2C Device ID                                   | 28 |
| I2C Communication Speed                         | 28 |
| I2C Communication Protocols                     | 29 |
| Writing to a Single Register                    | 30 |
| Writing Multiple Bytes to Sequential Registers  | 30 |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **TABLE OF CONTENTS**

| Reading from a Single Register              | 32 |
|---------------------------------------------|----|
| Reading from Sequential Registers           |    |
| Engaging HS-mode for operation up to 3.4MHz | 34 |
| Register Map                                |    |
| REGISTER MAP                                |    |
| Register Details                            |    |
| GLBL_CNFG (0x09)                            | 36 |
| GLBL_INT (0x10)                             |    |
| GLBL_INTM (0x11)                            |    |
| CNFG_BB1_A (0x29)                           | 38 |
| CNFG_BB1_B (0x2A)                           | 38 |
| CNFG_BB2_A (0x2B)                           | 39 |
| CNFG_BB2_B (0x2C)                           |    |
| CNFG_BB3_A (0x2D)                           | 40 |
| CNFG_BB3_B (0x2E)                           | 40 |
| Applications Information                    | 42 |
| Maximum Output Power                        |    |
| SIMO Available Output Current               | 43 |
| Inductor Selection                          |    |
| Input Capacitor Selection                   | 45 |
| Boost Capacitor Selection                   | 45 |
| Output Capacitor Selection                  | 45 |
| Unused Outputs                              |    |
| Typical Application Circuits                | 47 |
| Typical Application Circuit                 |    |
| Ordering Information                        | 49 |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| LIST OF TABLES                                                  |    |
|-----------------------------------------------------------------|----|
| Table 1. MAX17270/2 Output Voltage and Current Limit Setting    | 17 |
| Table 2. MAX17271/3 Output Voltage Setting                      | 18 |
| Table 3. Power Up Delay Settings                                | 22 |
| Table 4. Power Down Delay Settings                              | 22 |
| Table 5. Fault Response and Reporting (MAX17271/3)              | 23 |
| Table 6.: I2C Slave Address Options                             | 27 |
| Table 7.: SIMO Available Output Current for Common Applications |    |
| Table 8. Recommended Inductors                                  | 44 |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **LIST OF FIGURES**

| Figure 1. ULPM and normal mode waveforms                    |    |
|-------------------------------------------------------------|----|
| Figure 2. ON pin control and Power Sequencer for MAX17271/3 |    |
| Figure 3. I <sup>2</sup> C Simplified Block Diagram         | 24 |
| Figure 4. I <sup>2</sup> C System Configuration             | 25 |
| Figure 5. I <sup>2</sup> C Start and Stop Conditions        | 26 |
| Figure 6. Acknowledge Bit                                   | 26 |
| Figure 7                                                    |    |
|                                                             |    |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

### **Absolute Maximum Ratings**

| VPWR, OUT1, OUT2, OUT3, VIO to GND0.3V to +6V Continuous Power Dissipation (WLP) ( $T_A = 70^{\circ}\text{C}$ , derate 17.2mW/°C above $70^{\circ}\text{C}$ .) | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Soldering Temperature (reflow)+260°C EN1, EN2, EN3, IRQB, ON, RSTB, RSEL1, RSEL2, RSEL3 to                                                                     |                                                       |

Note 1: LXA has internal clamping diodes to PGND and VPWR. It is normal for these diodes to briefly conduct during switching events. Avoid steady-state conduction of these diodes.

Note 2: Do not externally bias LXB. LXB has an internal low-side clamping diode to PGND, and an internal high-side clamping diode that dynamically shifts to the selected SIMO output. It is normal for these internal clamping diodes to briefly conduct during switching events. When the SIMO regulator is disabled, the LXB to PGND absolute maximum voltage is -0.3V to OUT1 + 0.3V.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### **TQFN**

| Package Code                           | T1633+5        |
|----------------------------------------|----------------|
| Outline Number                         | <u>21-0136</u> |
| Land Pattern Number                    | 90-0032        |
| Thermal Resistance, Four-Layer Board:  |                |
| Junction to Ambient (θ <sub>JA</sub> ) | 48°C/W         |
| Junction to Case $(\theta_{JC})$       | 10°C/W         |

#### **WLP**

| Package Code                            | N161A1+1                       |
|-----------------------------------------|--------------------------------|
| Outline Number                          | 21-100190                      |
| Land Pattern Number                     | Refer to Application Note 1891 |
| Thermal Resistance, Four-Layer Board:   |                                |
| Junction to Ambient (θ <sub>.IA</sub> ) | 57.93                          |
| Janousii to / timbiont (JA)             | 07.00                          |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

### **Electrical Characteristics**

 $(V_{SUP}=V_{PWR}=3.7V, T_{J}=-40^{\circ}C \text{ to } 85^{\circ}C, \text{ Typical Application Circuit, typical values are at } T_{J}=25^{\circ}C \text{ unless otherwise specified.}$  Limits over the specified operating temperature and supply voltage range are guaranteed by design and characterization, and production tested at room temperature

| PARAMETER                              | SYMBOL                 | CON                                        | CONDITIONS                                   |      | TYP   | MAX   | UNITS     |
|----------------------------------------|------------------------|--------------------------------------------|----------------------------------------------|------|-------|-------|-----------|
| Input Voltage Range                    | V <sub>IN</sub>        |                                            |                                              | 2.7  |       | 5.5   | V         |
| \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 1,,                    | Outputs are                                | Rising                                       |      | 2.6   | 2.7   | ,,        |
| VIN UVLO Threshold                     | V <sub>IN_UVLO</sub>   | functional                                 | Falling                                      | 2.4  | 2.5   |       | V         |
| VIN OVLO Threshold                     | V <sub>IN_OVLO</sub>   | Rising                                     | ,                                            | 5.70 | 5.85  | 6.00  | V         |
| OUT Voltage Range<br>(MAX17270/2 only) | V <sub>OUT_RANGE</sub> | OUT1, OUT2, OUT                            | 3                                            | 0.8  |       | 5     | V         |
| OUT Voltage Range<br>(MAX17271/3 only) | V <sub>OUT_RANGE</sub> | OUT1, OUT2, OUT                            | 3                                            | 0.8  |       | 5.575 | V         |
| Input Supply Current                   |                        | All outputs disabled                       | i, T <sub>A</sub> =25°C                      |      | 360   |       | nA        |
|                                        | .                      | 1 output enabled                           |                                              |      | 0.9   | 1.8   |           |
|                                        | I <sub>cc</sub>        | 2 outputs enabled                          |                                              |      | 1.2   | 2.4   | μA        |
|                                        |                        | 3 outputs enabled                          |                                              |      | 1.5   | 3.0   |           |
| OUT Committee Comment                  |                        | Outputs disabled, \                        | / <sub>OUT</sub> =1.8V, T <sub>A</sub> =25°C |      | 0.01  | 0.5   |           |
| OUT Supply Current                     | l <sub>OUT</sub>       | Outputs enabled, n                         | o switching                                  |      | 0.1   | 0.5   | μA        |
| OUT Over-regulation<br>Threshold       | V <sub>OV</sub>        | T <sub>A</sub> = 25 °C                     | Γ <sub>A</sub> = 25 °C                       |      | 2.5   | 5     | %         |
| OUT Voltage Accuracy                   |                        | Falling switch threshold                   |                                              | -2   |       | 2     | %         |
| OUT Load Regulation                    |                        | V <sub>OUT</sub> =3.3V, I <sub>OUT</sub> = | 0.1mA to 100mA                               |      | 0.5   |       | %         |
| OUT Line Regulation                    |                        | V <sub>IN</sub> from 2.7V to 5.            | 5V                                           |      | 0.1   |       | %         |
| Maximum On Time                        | t <sub>ON</sub>        | LXA switched high                          |                                              |      | 4.4   | 8.8   | μs        |
| Maximum Off Time                       | t <sub>OFF</sub>       | LXB switched high                          |                                              | 2.2  | 4.4   | 8.8   | μs        |
|                                        | В                      | I liab aida                                | V <sub>IN</sub> =3.7V                        |      | 60    | 120   |           |
|                                        | R <sub>AH</sub>        | High-side                                  | V <sub>IN</sub> =2.7V                        |      | 80    | 160   |           |
| LXA On Resistance                      |                        |                                            | V <sub>IN</sub> =3.7V                        |      | 50    | 100   | mΩ        |
|                                        | R <sub>AL</sub>        | Low-side                                   | V <sub>IN</sub> =2.7V                        |      | 67    | 134   | 1         |
|                                        |                        | High-side, any                             | V <sub>IN</sub> =3.7V                        |      | 56    | 112   |           |
| LVD Ox Basistana                       | R <sub>BH</sub> output | V <sub>IN</sub> =2.7V                      |                                              | 75   | 150   |       |           |
| LXB On Resistance                      | В                      | I our aida                                 | V <sub>IN</sub> =3.7V                        |      | 62    | 124   | - mΩ<br>- |
|                                        | R <sub>BL</sub>        | Low-side                                   | V <sub>IN</sub> =2.7V                        |      | 83    | 166   |           |
| LX Peak Current Limit                  |                        | At LXB, T <sub>A</sub> =25°C               | RSELx ≤ 56.2 kΩ                              | -5%  | 1     | +5%   |           |
| (MAX17270/2 only)                      | I <sub>LIM</sub>       | At LXB, TA=25°C                            | RSELx ≥ 66.5 kΩ                              | -15% | 0.523 | +15%  | A         |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Electrical Characteristics (continued)**

 $(V_{SUP}=V_{PWR}=3.7V, T_{J}=-40^{\circ}C \text{ to } 85^{\circ}C, \text{ Typical Application Circuit, typical values are at } T_{J}=25^{\circ}C \text{ unless otherwise specified.}$  Limits over the specified operating temperature and supply voltage range are guaranteed by design and characterization, and production tested at room temperature only.)

| PARAMETER                                                 | SYMBOL                   | CONE                                                                                                                                                            | DITIONS                          | MIN  | TYP   | MAX  | UNITS |
|-----------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|-------|------|-------|
|                                                           |                          |                                                                                                                                                                 | ILIM[1:0] = 0b00                 | -5%  | 1     | +5%  |       |
| LX Peak Current Limit                                     |                          | 111VD T 0500                                                                                                                                                    | ILIM[1:0] = 0b01                 | -15% | 0.716 | +15% | 1 .   |
| (MAX17271/3 only)                                         | I <sub>LIM</sub>         | At LXB, T <sub>A</sub> =25°C                                                                                                                                    | ILIM[1:0] = 0b10                 | -15% | 0.523 | +15% | - A   |
|                                                           |                          |                                                                                                                                                                 | ILIM[1:0] = 0b11                 | -15% | 0.329 | +15% | 1     |
| LX Current Limit Delay                                    |                          | Design Estimate                                                                                                                                                 |                                  |      | 10    |      | ns    |
| BST On Resistance                                         | R <sub>BST</sub>         | BST to VPWR                                                                                                                                                     |                                  |      | 20    | 40   | Ω     |
| BST Leakage Current                                       |                          |                                                                                                                                                                 |                                  |      | 0.01  | 1.0  | μΑ    |
| Required Select Resistor<br>Accuracy (MAX17270/2<br>only) | R <sub>SEL_TOL</sub>     | Use the nearest ±1% Selection Table.                                                                                                                            | 6 resistor from R <sub>SEL</sub> | -1   |       | 1    | %     |
| Select Resistor Detection<br>Time (MAX17270/2 only)       | t <sub>RSEL</sub>        | V <sub>SUP</sub> = 2.7V, C <sub>RSEL</sub> < 2pF                                                                                                                |                                  | 360  | 600   | 1320 | μs    |
| Soft-Start Enable Delay<br>(MAX17270/2 only)              | t <sub>DLY_</sub> ss     | EN rising edge to rising edge of 1 <sup>st</sup> LXA pulse , provided that RSEL values have been determined (t <sub>RSEL</sub> has elapsed after applying VSUP) |                                  | 50   | 100   | 150  | μs    |
| Soft-Start Ramp Rate                                      | $\mathrm{dVout/dt}_{SS}$ | Measured from 20% to 80% of OUT ramp                                                                                                                            |                                  | 0.6  | 1.2   | 2.4  | mV/μs |
| Over-Temperature                                          |                          | T <sub>J</sub> Rising                                                                                                                                           |                                  |      | 165   |      | - °C  |
| Threshold                                                 |                          | T <sub>J</sub> Falling                                                                                                                                          |                                  | 150  |       |      |       |
| Logic Inputs (EN1, EN2, E                                 | EN3, ON)                 |                                                                                                                                                                 |                                  |      |       |      |       |
| Innut Current                                             | 1                        | Input voltage 0V to                                                                                                                                             | T <sub>A</sub> = 25°C            |      | 0.001 | 1    |       |
| Input Current                                             | I <sub>LGC_IN</sub>      | 5.5V                                                                                                                                                            | T <sub>A</sub> = 85°C            |      | 0.01  |      | - μA  |
| Input Threshold, High                                     | V <sub>IH</sub>          | Voltage threshold, ri                                                                                                                                           | sing                             | 1.4  |       |      | V     |
| Input Threshold, Low                                      | $V_{IL}$                 | Voltage threshold, fa                                                                                                                                           | alling                           |      |       | 0.4  | V     |
| ON Debounce Time                                          | t <sub>ON_DB</sub>       | From ON high to sec                                                                                                                                             | quencer on                       |      | 10    |      | ms    |
| ON Reset Time                                             | t <sub>ON_RST</sub>      | From ON high to sec                                                                                                                                             | quencer off                      |      | 10    |      | s     |
| ON Auto Power Enable                                      |                          | SWR bit set to 1, following reset                                                                                                                               |                                  |      | 102   |      | ms    |
| Logic Outputs (IRQB, RS                                   | TB)                      |                                                                                                                                                                 |                                  |      |       |      |       |
| Output Voltage Low                                        | V <sub>OL</sub>          | Asserted and sinking                                                                                                                                            | g 1mA                            |      |       | 0.1  | V     |
| Laslana Current                                           |                          | T <sub>A</sub> = 25°C                                                                                                                                           |                                  |      | 0.001 |      |       |
| Leakage Current                                           | I <sub>LKG</sub>         | De-asserted, 5.5V                                                                                                                                               | T <sub>A</sub> = 85°C            |      | 0.01  | 1    | μA    |

**Note 1:** Typical values align with bench observations using the stated conditions. See the *Typical Operating Characteristics*. Minimum and maximum values are tested in production with DC currents.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Electrical Characteristics - I2C**

(  $V_{VPWR}$  =  $V_{VSUP}$  = 3.7V,  $V_{IO}$  = 1.8V, limits are 100% production tested at  $T_A$  = +25°C, limits over the operating temperature range ( $T_A$  = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                                         | SYMBOL              | CONDITIONS                                                                | MIN                   | TYP                    | MAX                   | UNITS |
|-------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------|-----------------------|------------------------|-----------------------|-------|
| Power Supply                                                      |                     |                                                                           |                       |                        |                       |       |
| V <sub>IO</sub> Voltage Range                                     | V <sub>IO</sub>     |                                                                           | 1.7                   | 1.8                    | 3.6                   | V     |
| V <sub>IO</sub> Bias Current                                      |                     | $V_{IO} = 3.6V$ , $V_{SDA} = V_{SCL} = 0V$ or 3.6V, $T_A = +25^{\circ}C$  | -1                    | 0                      | +1                    | μA    |
|                                                                   |                     | V <sub>IO</sub> = 1.7V, V <sub>SDA</sub> = V <sub>SCL</sub> = 0V or 1.7V  |                       | 0                      | +1                    |       |
| SDA and SCL I/O Stage                                             |                     |                                                                           |                       |                        |                       |       |
| SCL, SDA Input High<br>Voltage                                    | V <sub>IH</sub>     | V <sub>IO</sub> = 1.7V to 3.6V                                            | 0.7 x V <sub>IO</sub> |                        |                       | ٧     |
| SCL, SDA Input Low<br>Voltage                                     | $V_{IL}$            | V <sub>IO</sub> = 1.7V to 3.6V                                            |                       |                        | 0.3 x V <sub>IO</sub> | V     |
| SCL, SDA Input<br>Hysteresis                                      | V <sub>HYS</sub>    |                                                                           |                       | 0.05 x V <sub>IO</sub> |                       | V     |
| SCL, SDA Input Leakage<br>Current                                 | I <sub>I</sub>      | $V_{IO}$ = 3.6V, $V_{SCL}$ = $V_{SDA}$ = 0V and 3.6V                      | -10                   |                        | +10                   | μA    |
| SDA Output Low Voltage                                            | $V_{OL}$            | Sinking 20mA                                                              |                       |                        | 0.4                   | V     |
| SCL, SDA Pin<br>Capacitance                                       | C <sub>I</sub>      |                                                                           |                       | 10                     |                       | pF    |
| Output Fall Time from V <sub>IH</sub> to V <sub>IL</sub> (Note 2) | t <sub>OF</sub>     |                                                                           |                       |                        | 120                   | ns    |
| I2C COMPATIBLE INTERI                                             | FACE TIMING         | (STANDARD, FAST AND FAST MODE PL                                          | US) (Note 2           | )                      |                       |       |
| Clock Frequency                                                   | $f_{SCL}$           |                                                                           | 0                     |                        | 1000                  | kHz   |
| Hold Time (REPEATED)<br>START Condition                           | t <sub>HD_STA</sub> |                                                                           | 0.26                  |                        |                       | μs    |
| SCL Low Period                                                    | $t_{LOW}$           |                                                                           | 0.5                   |                        |                       | μs    |
| SCL High Period                                                   | t <sub>HIGH</sub>   |                                                                           | 0.26                  |                        |                       | μs    |
| Setup Time (REPEATED)<br>START Condition                          | t <sub>SU_STA</sub> |                                                                           | 0.26                  |                        |                       | μs    |
| Data Hold Time                                                    | t <sub>HD_DAT</sub> |                                                                           | 0                     |                        |                       | μs    |
| Data Setup Time                                                   | t <sub>SU_DAT</sub> |                                                                           | 50                    |                        |                       | ns    |
| Setup Time for STOP<br>Condition                                  | t <sub>su_sто</sub> |                                                                           | 0.26                  |                        |                       | μs    |
| Bus Free Time between<br>STOP and START<br>Condition              | t <sub>BUF</sub>    |                                                                           | 0.5                   |                        |                       | μs    |
| Pulse Width of<br>Suppressed Spikes                               | t <sub>SP</sub>     | Maximum pulse width of spikes that must be suppressed by the input filter |                       | 50                     |                       | ns    |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Electrical Characteristics - I2C (continued)**

(  $V_{VPWR}$  =  $V_{VSUP}$  = 3.7V,  $V_{IO}$  = 1.8V, limits are 100% production tested at  $T_A$  = +25°C, limits over the operating temperature range ( $T_A$  = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                                                        | SYMBOL              | CONDITIONS                                                                | MIN | TYP | MAX | UNITS |
|----------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| I2C COMPATIBLE INTERI                                                            | FACE TIMING         | (HIGH-SPEED MODE, CB=100pF) (Note 2)                                      |     |     |     |       |
| Clock Frequency                                                                  | f <sub>SCL</sub>    |                                                                           |     |     | 3.4 | MHz   |
| Hold Time (REPEATED)<br>START Condition                                          | t <sub>HD_STA</sub> |                                                                           | 160 |     |     | ns    |
| SCL Low Period                                                                   | $t_{LOW}$           |                                                                           | 160 |     |     | ns    |
| SCL High Period                                                                  | t <sub>HIGH</sub>   |                                                                           | 60  |     |     | ns    |
| Setup Time (REPEATED) START Condition                                            | t <sub>SU_STA</sub> |                                                                           | 160 |     |     | ns    |
| Data Hold Time                                                                   | t <sub>HD_DAT</sub> |                                                                           | 0   |     | 70  | ns    |
| Data Setup Time                                                                  | t <sub>SU_DAT</sub> |                                                                           | 10  |     |     | ns    |
| Setup Time for STOP<br>Condition                                                 | t <sub>SU_STO</sub> |                                                                           | 160 |     |     | ns    |
| Rise Time of SCL Signal after REPEATED START Condition and after Acknowledge Bit | t <sub>rSCL1</sub>  | T <sub>A</sub> = +25°C                                                    | 10  |     | 80  | ns    |
| SCL Rise Time                                                                    | $t_{rSCL}$          | T <sub>A</sub> = +25°C                                                    | 10  |     | 40  | ns    |
| SCL Fall Time                                                                    | t <sub>fSCL</sub>   | T <sub>A</sub> = +25°C                                                    | 10  |     | 40  | ns    |
| SDA Rise Time                                                                    | $t_{rSDA}$          | T <sub>A</sub> = +25°C                                                    | 10  |     | 80  | ns    |
| SDA Fall Time                                                                    | t <sub>fSDA</sub>   | T <sub>A</sub> = +25°C                                                    | 10  |     | 80  | ns    |
| Bus Capacitance                                                                  | $C_{B}$             |                                                                           |     |     | 100 | pF    |
| Pulse Width of<br>Suppressed Spikes                                              | t <sub>SP</sub>     | Maximum pulse width of spikes that must be suppressed by the input filter |     | 10  |     | ns    |
| I2C COMPATIBLE INTER                                                             | FACE TIMING         | HIGH-SPEED MODE, CB=400pF) (Note 2)                                       |     |     |     |       |
| Clock Frequency                                                                  | $f_{SCL}$           |                                                                           |     |     | 1.7 | MHz   |
| Hold Time (REPEATED)<br>START Condition                                          | t <sub>HD_STA</sub> |                                                                           | 160 |     |     | ns    |
| SCL Low Period                                                                   | $t_{LOW}$           |                                                                           | 320 |     |     | ns    |
| SCL High Period                                                                  | t <sub>HIGH</sub>   |                                                                           | 120 |     |     | ns    |
| Setup Time (REPEATED)<br>START Condition                                         | t <sub>SU_STA</sub> |                                                                           | 160 |     |     | ns    |
| Data Hold Time                                                                   | t <sub>HD_DAT</sub> |                                                                           | 0   |     | 150 | ns    |
| Data Setup Time                                                                  | t <sub>SU_DAT</sub> |                                                                           | 10  |     |     | ns    |
| Setup Time for STOP<br>Condition                                                 | t <sub>SU_STO</sub> |                                                                           | 160 |     |     | ns    |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Electrical Characteristics - I2C (continued)**

 $(V_{VPWR} = V_{VSUP} = 3.7V, V_{IO} = 1.8V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to 1.8V).$ +85°C) are guaranteed by design and characterization, unless otherwise noted. )

| PARAMETER                                                                                 | SYMBOL             | CONDITIONS                                                                | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| Rise Time of SCL Signal<br>after REPEATED START<br>Condition and after<br>Acknowledge Bit | <sup>t</sup> RSCL1 | T <sub>A</sub> = +25°C                                                    | 20  |     | 80  | ns    |
| SCL Rise Time                                                                             | t <sub>RSCL</sub>  | T <sub>A</sub> = +25°C                                                    | 20  |     | 80  | ns    |
| SCL Fall Time                                                                             | t <sub>FSCL</sub>  | T <sub>A</sub> = +25°C                                                    | 20  |     | 80  | ns    |
| SDA Rise Time                                                                             | t <sub>RSDA</sub>  | T <sub>A</sub> = +25°C                                                    | 20  |     | 160 | ns    |
| SDA Fall Time                                                                             | t <sub>FSDA</sub>  | T <sub>A</sub> = +25°C                                                    | 20  |     | 160 | ns    |
| Bus Capacitance                                                                           | C <sub>B</sub>     |                                                                           |     |     | 400 | pF    |
| Pulse Width of<br>Suppressed Spikes                                                       | t <sub>SP</sub>    | Maximum pulse width of spikes that must be suppressed by the input filter |     | 10  |     | ns    |

Note 1: Limits are 100% production tested at  $T_A$  = +25°C. Limits over the operating temperature range are guaranteed through correlation using statistical quality control methods.

Note 2: Design guidance only. Not production tested.

# **Typical Operating Characteristics**

## **Pin Configurations**

#### **MAX17270/2 WLP**

TOP VIEW



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **MAX17271/3 WLP**

TOP VIEW



16-WLP

#### **MAX17270/2 TQFN**



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **MAX17271/3 TQFN**



# **Pin Description**

|                   | PIN               |                    |                    |                                              |                                                                                                                                 |
|-------------------|-------------------|--------------------|--------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| MAX17270/2<br>WLP | MAX17271/3<br>WLP | MAX17270/2<br>TQFN | MAX17271/3<br>TQFN | NAME                                         | FUNCTION                                                                                                                        |
| A1                | A1                | 5                  | 5                  | OUT1                                         | Regulator output 1. Connect a 10uF(min) capacitor from this pin to ground.                                                      |
| B1                | B1                | 3                  | 3                  | PGND                                         | Buck-boost power ground. Connect to the ground plane through a low impedance.                                                   |
| C1                | C1                | 1                  | 1                  | LXA                                          | Buck-boost input-side inductor connection. Connect a 2.2uH inductor between LXA and LXB.                                        |
| D1                | D1                | 16                 | 16                 | VPWR                                         | Buck-boost input power supply pin. Connect a 10uF(min) capacitor from this pin to ground.                                       |
| A2                | A2                | 6                  | 6                  | OUT2                                         | Regulator output 2. Connect a 10uF(min) capacitor from this pin to ground.                                                      |
| B2                | B2                | 4                  | 4                  | LXB                                          | Buck-boost output-side inductor connection. Connect a 2.2uH inductor between LXA and LXB.                                       |
| C2                | C2                | 2                  | 2                  | BST                                          | Bootstrap pin for high-side output FET drivers. Connect a 3.3nF capacitor between BST and LXB.                                  |
| D2                | D2                | 15                 | 15                 | VSUP                                         | Analog input supply. Connect to VPWR.                                                                                           |
| А3                | А3                | 7                  | 7                  | OUT3 (NC for<br>MAX17272<br>and<br>MAX17273) | Regulator output 3. Connect a 10uF (min) capacitor from this pin to ground. Unused pin for MAX17272 and MAX17273.               |
| В3                | _                 | 9                  | _                  | RSEL3 (NC for<br>MAX17272)                   | Select resistor pin 3. Connect a resistor from this pin to GND, using the value to configure OUT3. Unused pin for the MAX17272. |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Pin Description (continued)**

|                   | P                 | IN                 |                    |                       |                                                                                                                                                                                         |
|-------------------|-------------------|--------------------|--------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX17270/2<br>WLP | MAX17271/3<br>WLP | MAX17270/2<br>TQFN | MAX17271/3<br>TQFN | NAME                  | FUNCTION                                                                                                                                                                                |
| _                 | В3                | _                  | 9                  | ON                    | Push-button controller input. Connect a $100k\Omega$ resistor from ON to GND and momentary switch between ON and TTL Level Supply. Used to initiate power-up and power-down sequencing. |
| C3                | _                 | 12                 | _                  | RSEL2                 | Select resistor pin 2. Connect a resistor from this pin to GND, using the value to configure OUT2.                                                                                      |
| _                 | C3                | _                  | 12                 | RSTB                  | Open Drain output to indicate all outputs are active. Connect a pull-up resistor between this pin and an external supply. Goes to Logic High only when all outputs are active.          |
| D3                | _                 | 14                 | _                  | RSEL1                 | Select resistor pin 1. Connect a resistor from this pin to GND, using the value to configure OUT1.                                                                                      |
| _                 | D3                | _                  | 14                 | VIO                   | Supply voltage for the I2C inputs. Determines the SDA and SCL thresholds. Connect to I2C supply rail.                                                                                   |
| A4                | A4                | 8                  | 8                  | GND                   | Analog ground.                                                                                                                                                                          |
| B4                | _                 | 10                 | _                  | EN3 (NC for MAX17272) | Enable input for OUT3. Hold high to enable output regulation. Hold low to disable the output. Unused pin for the MAX17272.                                                              |
| _                 | B4                | _                  | 10                 | IRQB                  | I2C interrupt output. Connect a pull-up resistor between this pin and an external supply.                                                                                               |
| C4                | _                 | 11                 | _                  | EN2                   | Enable input for OUT2. Hold high to enable output regulation. Hold low to disable the output.                                                                                           |
| _                 | C4                | _                  | 11                 | SDA                   | I2C data input. Used to communicate with the part through the I2C interface.                                                                                                            |
| D4                | _                 | 13                 | _                  | EN1                   | Enable input for OUT1. Hold high to enable output regulation. Hold low to disable the output.                                                                                           |
| _                 | D4                | _                  | 13                 | SCL                   | I2C clock input. Used to communicate with the part through the I2C interface.                                                                                                           |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Functional Diagrams**

#### **Functional Diagram**



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

## **Detailed Description**

The MAX17270/1/2/3 is a micropower single-inductor, multiple-output (SIMO) buck-boost DC-to-DC converter designed for applications that require low supply current and small solution size. A single inductor is used to regulate three separate outputs, saving board space while delivering higher total system efficiency than equivalent power solutions using multiple buck and/or linear regulators.

The SIMO configuration utilizes the entire battery voltage range due to its ability to create output voltages that are above, below, or equal to the input voltage. Peak inductor current for each output is programmable to optimize the balance between efficiency, output ripple, EMI, PCB design, and load capability.

#### **Output Voltage Configuration**

Each of the outputs are independently configurable. In the MAX17270/2, to set the output voltages at OUT1/ 2/3 and the inductor peak current limits (I<sub>I IM</sub>), connect the appropriate resistors from RSEL1/2/3, respectively, to GND, as shown in Table 1. RSEL1/2/3 resistors should have 1% (or better) tolerance. In the MAX17271/3, to set the output voltages, use the I2C interface to load the configuration registers TVSIMOx[7:0] . TVSIMOx[7] to enable (TVSIMOx[7] disable (TVSIMOx[7] = 0) a 1.2V offset. TVSIMOx[6:0] bits are used to set the output voltage as OUT =  $0.8V + 25mV \times TVSIMO[6:0](decimal)$ . This has been shown in Table 2.

Table 1. MAX17270/2 Output Voltage and Current Limit Setting

| RSEL (kΩ) | Output Voltage (V) | Current Limit(A) |
|-----------|--------------------|------------------|
| OPEN      | 0.800              | 0.5              |
| 909       | 0.900              | 0.5              |
| 768       | 1.000              | 0.5              |
| 634       | 1.100              | 0.5              |
| 536       | 1.200              | 0.5              |
| 452       | 1.350              | 0.5              |
| 383       | 1.500              | 0.5              |
| 324       | 1.800              | 0.5              |
| 267       | 2.200              | 0.5              |
| 226       | 2.500              | 0.5              |
| 191       | 2.800              | 0.5              |
| 162       | 3.000              | 0.5              |
| 133       | 3.300              | 0.5              |
| 113       | 3.600              | 0.5              |
| 95.3      | 4.000              | 0.5              |
| 80.6      | 4.500              | 0.5              |
| 66.5      | 5.000              | 0.5              |
| 56.2      | 0.800              | 1.0              |
| 47.5      | 0.900              | 1.0              |
| 40.2      | 1.000              | 1.0              |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| 34    | 1.100 | 1.0 |
|-------|-------|-----|
| 28    | 1.200 | 1.0 |
| 23.7  | 1.350 | 1.0 |
| 20    | 1.500 | 1.0 |
| 16.9  | 1.800 | 1.0 |
| 14    | 2.200 | 1.0 |
| 11.8  | 2.500 | 1.0 |
| 10    | 3.000 | 1.0 |
| 8.45  | 3.300 | 1.0 |
| 7.15  | 3.600 | 1.0 |
| 5.9   | 4.000 | 1.0 |
| 4.99  | 4.500 | 1.0 |
| SHORT | 5.000 | 1.0 |

Table 2. MAX17271/3 Output Voltage Setting

| TVSIMOx[6:0]<br>(Decimal) | Output Voltage (V) with TVSIMO[7] = 0 | Output Voltage (V) with TVSIMO[7] = 1 |
|---------------------------|---------------------------------------|---------------------------------------|
| 0                         | 0.8                                   | 2                                     |
| 1                         | 0.825                                 | 2.025                                 |
| 2                         | 0.85                                  | 2.05                                  |
| 3                         | 0.875                                 | 2.075                                 |
| 4                         | 0.9                                   | 2.1                                   |
| 5                         | 0.925                                 | 2.125                                 |
|                           |                                       |                                       |
| 123                       | 3.875                                 | 5.075                                 |
| 124                       | 3.9                                   | 5.1                                   |
| 125                       | 3.925                                 | 5.125                                 |
| 126                       | 3.95                                  | 5.15                                  |
| 127                       | 3.975                                 | 5.175                                 |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### SIMO Control Scheme

The SIMO buck-boost is designed to service multiple outputs simultaneously. A proprietary controller ensures that all outputs get serviced in a timely manner, even while multiple outputs are contending for the energy stored in the inductor. When no regulator needs service, the state machine rests in a low-power rest state.

When the controller determines that a regulator requires service, it charges the inductor (M1 + M4) until the peak current limit is reached. The inductor energy then discharges (M2 + M3 x) into the output until the current reaches zero ( $I_{ZY}$ ). In the event that multiple output channels need servicing at the same time, the controller ensures that no output utilizes all of the switching cycles. Instead, cycles interleave between all the outputs that are demanding service, while outputs that do not need service are skipped.

When the load current for any output is very light, that output automatically switches to an Ultra Low Power Mode (ULPM) to reduce the quiescent current consumption. Figure 1 shows typical waveforms during ULPM and normal mode. While operating in ULPM, the output voltage is biased 2.5% higher than normal mode by design, so that future large load transients can be handled without excessive undershoot.



Figure 1. ULPM and normal mode waveforms

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **SIMO Soft-Start**

The soft-start feature of the SIMO limits inrush current during startup. The soft-start feature is achieved by limiting the slew rate of the output voltage during startup (dVout/dt<sub>SS</sub>).

More output capacitance results in higher input current surges during startup. The following set of equations and example describes the input current surge phenomenon during startup.

The current into the output capacitor (I<sub>COUT</sub>) during soft-start is:

$$I_{COUT} = C_{OUT} \cdot \frac{dVout}{dtss}$$
 (Equation 1)

where:

- · C<sub>OUT</sub> is the capacitance on the output of the regulator
- dVout/dt<sub>SS</sub> is the rate of change of the output voltage

The input current (I<sub>IN</sub>) during soft-start is:

$$I_{\text{IN}} = \frac{\left(I_{\text{COUT}} + I_{\text{LOAD}}\right) \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}}}}{\eta}$$
 (Equation 2)

where:

- I<sub>COUT</sub> is calculated from Equation 1
- I<sub>LOAD</sub> is current consumed from the external load
- V<sub>OUT</sub> is the output voltage
- V<sub>IN</sub> is the input voltage
- n is the efficiency of the regulator

For example, given the following conditions, the peak input current (I<sub>IN</sub>) during soft-start is ~71mA:

- V<sub>IN</sub> is 3.5V
- V<sub>OUT2</sub> is 3.3V
- C<sub>OUT2</sub> = 10μF
   dVout/dt<sub>SS</sub> = 1mV/μs
- $R_{LOAD2} = 330\Omega (I_{LOAD2} = 3.3V/330\Omega = 10mA)$

#### Calculation:

- $I_{COUT} = 10\mu F \times 1mV/\mu s$ (from Equation 1)
- I<sub>COUT</sub> = 10mA

• 
$$I_{IN} = \frac{\left(10 \text{ mA} + 10 \text{ mA}\right) \cdot \frac{3.3V}{3.5V}}{0.8}$$
 (from Equation 2)

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### SIMO Registers (MAX17271/3)

In MAX17271/3, each SIMO buck-boost channel has a dedicated register to program its target output voltage (TVSIMOx[7:0]) and its peak current limit (ILIM[1:0]). Additional controls are available for enabling/disabling the active discharge resistors (ADE), as well as configuring the power up and power down sequence of the SIMO buck-boost channels (ENCTL[4:0]). For a full description of bits, registers, default values, and reset conditions, refer to the Register Map.

#### SIMO Active Discharge Resistance (MAX17271/3)

In MAX17271/3, each SIMO buck-boost channel has an internal  $100\Omega$  active-discharge resistor ( $R_{AD\_SBBx}$ ) that is automatically enabled/disabled based on an ADE bit and the status of the SIMO regulator. The active discharge feature may be enabled (ADE = 1) or disabled (ADE = 0) independently for each SIMO channel. Enabling the active discharge feature helps ensure a complete and timely power down of all system peripherals. If the active-discharge resistor is enabled by default, then the active-discharge resistor is ON whenever  $V_{IN}$  is below  $V_{UVLO}$  and above the power on reset threshold which is typically 1.35V .

These resistors discharge the output when ADE = 1, and their respective SIMO channel is OFF.

Note that when  $V_{IN}$  is less than 1.35V, the NMOS transistors that control the active discharge resistors lose their gate drive and become open.

#### On Pin Control and Power Sequencer (MAX17271/3)

The ON pin available on the MAX17271/3 is a TTL level input used to start and stop a power up sequence defined through each SIMO configuration register ENCTL[4:0] . A 10ms debounce delay is applied to each edge of the ON signal for those applications using a push-button switch to control the pin. When the ON pin is toggled high for greater than 1us and less than 10 seconds, the start sequence will be latched to commence following the 10ms debounce delay. Once a start sequence has been initiated, the ON pin can be taken low through a pull-down resistor connected to GND. Any following toggles on the ON pin less than 10 seconds will be ignored. A power down will initiate after a start sequence if the ON pin is held high longer than 10 seconds. If for some reason the ON pin is stuck high, the start sequencer will remain off until a falling edge on the ON pin can be detected. The customer is also provided a software configuration bit (SWR) which will enable the SIMO to auto-restart following a power down and after the 100ms delay. This can be used for diagnostic purposes.

Figure 2 shows an example of a power up and power down controlled by the ON pin.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator



Figure 2. ON pin control and Power Sequencer for MAX17271/3.

The timing slots with which the MAX17271/3 Outputs power up and power down can be set using the ENCTL[4:1] bits in the CNFG\_BBx\_B  $I^2$ C registers.

For a given output, bits ENCTL[4:3] are used to set up the delay between the detection of the ON rising edge (after the debounce delay) and the the start of the output voltage ramp up.

The four possible values for the power up delay are given in the Table 1.

Table 3. Power Up Delay Settings

| ENCTL[4:3] (binary) | Power Up Delay (ms) |
|---------------------|---------------------|
| 00                  | 0                   |
| 01                  | 10                  |
| 10                  | 20                  |
| 11                  | 30                  |

The ENCTL[2] bit can be used to set the power down delay as shown in Table 2. The power down delay is the delay between detection of the ON pin being high for 10s and the start of the Outputs being disabled.

Table 4. Power Down Delay Settings

| ENCTL[2] (binary) | Power Down Delay (ms)      |
|-------------------|----------------------------|
| 0                 | = 0 ms                     |
| 1                 | = (30 ms - Power Up Delay) |

To enable the power sequencer, bit ENCTL[1] should be set to 1.

If ENCTL[1] = 0, the outputs will not ramp up or ramp down based on the ON pin signal regardless of the ENCTL[4:2] bit settings.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### Fault Response and Reporting (MAX17271/3)

Table 3 describes how the MAX17271/3 responds to different types of fault events.

Table 5. Fault Response and Reporting (MAX17271/3)

| Event                                   | SIMO<br>Switching<br>State      | I2C Interrupt Bit (GLBL_INT register) | IRQB<br>Pin         | RSTB Pin                                                    | Latching Behavior                                  |
|-----------------------------------------|---------------------------------|---------------------------------------|---------------------|-------------------------------------------------------------|----------------------------------------------------|
| Temperature > OverTemperature threshold | All Outputs turned OFF          | THI = 0 to 1                          | IRQB<br>= 1 to<br>0 | RSTB = 1 to 0                                               | ON pin needs to go High again to restart switching |
| Vin > OVLO                              | Enabled<br>Outputs<br>remain ON | OVLO = 0 to 1                         | IRQB<br>= 1 to<br>0 | RSTB goes from 1 to 0 only if OUT < Target for 14us or more | No latching behavior                               |
| Vin < UVLO                              | All Outputs turned OFF          | VOKB = 0 to 1                         | IRQB<br>= 1 to<br>0 | RSTB = 1 to 0                                               | ON pin needs to go High again to restart switching |
| OUT < Target for 14us or more           | Enabled<br>Outputs<br>remain ON | POKB = 0 to 1                         | IRQB<br>= 1 to<br>0 | RSTB = 1 to 0                                               | No latching behavior                               |

When the I2C Interrupt Register (GLBL\_INT) is read back following a fault event, it gets cleared (all bits reset to zero) even if the fault condition persists.

Bits in the GLBL\_INT register can be set again only if the fault condition goes away and then comes back (edge-triggered event).

### **Detailed Description - I2C**

#### **General Description**

The MAX17271/3 feature a revision 3.0 l<sup>2</sup>C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). The MAX17271/3 act as slave-only devices where they rely on the master to generate a clock signal. SCL clock rates from 0Hz to 3.4MHz are supported.

 $I^2C$  is an open-drain bus and therefore SDA and SCL require pullups. Optional resistors (24 $\Omega$ ) in series with SDA and SCL protect the device inputs from high-voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot on bus signals.

Figure below shows the functional diagram for the  $I^2C$  based communications controller. For additional information on  $I^2C$ , refer the  $I^2C$  bus specification and user manual that is available from NXP (document title: <u>UM10204</u>)

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Features**

- I<sup>2</sup>C Revision 3 Compatible Serial Communications Channel
- 0Hz to 100kHz (Standard Mode)
- 0Hz to 400kHz (Fast Mode)
- 0Hz to 1MHz (Fast Mode Plus)
- 0Hz to 3.4MHz (High-Speed Mode)
- Does not utilize I<sup>2</sup>C Clock Stretching

### **Simplified Block Diagram**



Figure 3. I<sup>2</sup>C Simplified Block Diagram

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **I2C System Configuration**

The I<sup>2</sup>C bus is a multimaster bus. The maximum number of devices that can attach to the bus is only limited by bus capacitance.

A device on the  $I^2C$  bus that sends data to the bus in called a transmitter. A device that receives data from the bus is called a receiver. The device that initiates a data transfer and generates the SCL clock signals to control the data transfer is a master. Any device that is being addressed by the master is considered a slave. The MAX17271/3  $I^2C$  compatible interface operates as a slave on the  $I^2C$  bus with transmit and receive capabilities.



Figure 4. I<sup>2</sup>C System Configuration

#### **I2C Interface Power**

The MAX17231/3's  $I^2C$  interface derives its power from  $V_{IO}$ . Typically a power input such as  $V_{IO}$  would require a local  $0.1\mu F$  ceramic bypass capacitor to ground. However, in highly integrated power distribution systems, a dedicated capacitor might not be necessary. If the impedance between  $V_{IO}$  and the next closest capacitor ( $\geq 0.1\mu F$ ) is less than  $100m\Omega$  in series with 10nH, then a local capacitor is not needed. Otherwise, bypass  $V_{IO}$  to GND with a  $0.1\mu F$  ceramic capacitor.

 $V_{IO}$  accepts voltages from 1.7V to 3.6V ( $V_{IO}$ ). Cycling  $V_{IO}$  does not reset the  $I^2C$  registers. When  $V_{IN}$  is less than  $V_{UVLO}$ , SDA and SCL are high impedance.

#### **I2C Data Transfer**

One data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals. See the  $l^2C$  Start and Stop Conditions section. Each transmit sequence is framed by a START (S) condition and a STOP (P) condition. Each data packet is nine bits long: eight bits of data followed by the acknowledge bit. Data is transferred with the MSB first.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **I2C Start and Stop Conditions**

When the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA, while SCL is high. See Figure 5.

A START condition from the master signals the beginning of a transmission to the MAX17271/3. The master terminates transmission by issuing a not-acknowledge followed by a STOP condition (see setion on I2C Acknowledge Bit for information on not-acknowledge). The STOP condition frees the bus. To issue a series of commands to the slave, the master can issue repeated start (Sr) commands instead of a STOP command to maintain control of the bus. In general a repeated start command is functionally equivalent to a regular start command.

When a STOP condition or incorrect address is detected, the MAX17271/3 internally disconnect SCL from the serial interface until the next START condition, minimizing digital noise and feedthrough.



Figure 5. I<sup>2</sup>C Start and Stop Conditions

### **I2C Acknowledge Bit**

Both the I<sup>2</sup>C bus master and the MAX17271/3 (slave) generate acknowledge bits when receiving data. The acknowledge bit is the last bit of each nine bit data packet. To generate an acknowledge (A), the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse. See Figure 6. To generate a not-acknowledge (nA), the receiving device allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.

The MAX17271/3 issues an ACK for all register addresses in the possible address space even if the particular register does not exist.



Figure 6. Acknowledge Bit

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **I2C Slave Address**

The I<sup>2</sup>C controller implements 7-bit slave addressing. An I<sup>2</sup>C bus master initiates communication with the slave by issuing a START condition followed by the slave address. See Figure 7. The OTP address is factory programmable for one of two options. See Table 3. All slave addresses not mentioned in the Table 3 are not acknowledged.

| ADDRESS                     | 7-BIT SLAVE ADDRESS                                         | 8-BIT WRITE ADDRESS                                            | 8-BIT READ ADDRESS                                             |
|-----------------------------|-------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| Main Address<br>(ADDR = 1)* | 0x48, 0b 100 1000                                           | 0x90, 0b 1001 0000                                             | 0x91, 0b 1001 0001                                             |
| Main Address<br>(ADDR = 0)* | 0x40, 0b 100 0000                                           | 0x80, 0b 1000 0000                                             | 0x81, 0b 1000 0001                                             |
| Other Acknowledges**        | 0x25, 0b 010 0101<br>0x50, 0b 101 0000                      | 0x4A, 0b 0100 1010<br>0xA0, 0b 1010 0000                       | 0x4B, 0b 0100 1011<br>0xA1, 0b 1010 0001                       |
| Test Mode***                | 0x49, 0b 100 1001<br>0x5A, 0b 101 1001<br>0x68, 0b 110 1000 | 0x92, 0b 1001 0010<br>0xB2, 0b 1011 0010<br>0xD0, 0b 1101 0000 | 0x93, 0b 1001 0011<br>0xB3, 0b 1011 0011<br>0xD1, 0b 1101 0001 |

Table 6.: I2C Slave Address Options

<sup>\*\*\*</sup>When test mode is unlocked, additional addresses are acknowledged. Test mode details are confidential. User's are encouraged to leave these addresses free in the rare event that debugging needs to be performed in cooperation with Maxim. Do not hesitate to occupy these addresses if needed.



Figure 7.

Figure 7. Slave Address Example

<sup>\*</sup>Perform all reads and writes on the Main Address. ADDR is a factory one-time programmable (OTP) option, allowing for address changes in the event of a bus conflict. Contact Maxim for more information.

<sup>\*\*</sup>The device acknowledges other addresses. There is no functionality associated with these addresses. Do not use other I<sup>2</sup>C devices with these addresses on the same bus.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **I2C Clock Stretching**

In general, the clock signal generation for the  $I^2C$  bus is the responsibility of the master device. The  $I^2C$  specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX17271/3 does not use any form of clock stretching to hold down the clock line.

#### **I2C General Call Address**

The MAX17271/3 does not implement the  $I^2C$  specifications general call address. If the MAX17271/3 sees the general call address (0b0000\_0000), it does not issue an acknowledge.

#### **I2C Device ID**

The MAX17271/3 does not support the I<sup>2</sup>C Device ID feature.

#### **I2C Communication Speed**

The MAX17271/3 is compatible with all 4 communication speed ranges as defined by the Revision 3  $I^2C$  specification:

- 0Hz to 100kHz (Standard Mode)
- 0Hz to 400kHz (Fast Mode)
- 0Hz to 1MHz (Fast Mode)
- 0Hz to 3.4MHz (High-Speed Mode)

Operating in standard mode, fast mode, and fast mode plus does not require any special protocols. The main consideration when changing the bus speed through this range is the combination of the bus capacitance and pullup resistors. Higher time constants created by the bus capacitance and pullup resistance (C x R) slow the bus operation. Therefore, when increasing bus speeds, the pullup resistance must be decreased to maintain a reasonable time constant. Refer to the Pullup Resistor Sizing section of the I<sup>2</sup>C revision 3.0 specification (UM10204) for detailed guidance on the pullup resistor selection. In general for bus capacitances of 200pF, a 100kHz bus needs 5.6kΩ pullup resistors, a 400kHz bus needs about a  $1.5k\Omega$  pullup resistors, and a 1MHz bus needs  $680\Omega$  pullup resistors. Note that when the opendrain bus is low, the pullup resistor is dissipating power, lower value pullup resistors dissipate more power (V<sup>2</sup>/R).

Operating in high-speed mode requires some special considerations. For a full list of considerations, see the  $I^2C$  Specification section. The major considerations with respect to the MAX17271/3:

- The I<sup>2</sup>C bus master use current source pull-ups to shorten the signal rise
- The I<sup>2</sup>C slave must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus
- The communication protocols need to utilize the highspeed master code.

At power-up and after each stop condition, the MAX17271/3 inputs filters are set for standard mode, fast mode, or fast mode plus (i.e., 0Hz to 1MHz). To switch the input filters for high-speed mode, use the high-speed master code protocols that are described in the  $I^2C$  Communication Protocols section.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **I2C Communication Protocols**

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### Writing to a Single Register

Figure 8 shows the protocol for the I<sup>2</sup>C master device to write one byte of data to the MAX17271/3. This protocol is the same as the SMBus specification's write byte protocol.

The write byte protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- 7. The slave updates with the new data
- 8. The slave acknowledges or not acknowledges the data byte. The next rising edge on SDA will load the data byte into its target register and the data will become active.
- 9. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.



Figure 8. Writing to a Single Register with the Write Byte Protocol

#### Writing Multiple Bytes to Sequential Registers

Figure 9 shows the protocol for writing to a sequential registers. This protocol is similar to the write byte protocol above, except the master continues to write after it receives the first byte of data. When the master is done writing it issues a stop or repeated start.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

The writing to sequential registers protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- 7. The slave acknowledges the data byte. The next rising edge on SDA load the data byte into its target register and the data will become active.
- 8. Steps 6 to 7 are repeated as many times as the master requires.
- 9. During the last acknowledge related clock pulse, the master can issue an acknowledge or a not acknowledge.
- 10. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator



Figure 9. Writing to Sequential registers X to N

#### Reading from a Single Register

Figure 10 shows the protocol for the I<sup>2</sup>C master device to read one byte of data to the MAX17271/3. This protocol is the same as the SMBus specification's read byte protocol.

The read byte protocol is as follows:

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a repeated start command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit (R/W = 1).
- 8. The addressed slave asserts an acknowledge by pulling SDA low.
- 9. The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- 10. The master issues a not acknowledge (nA).
- 11. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state

Note that when the the MAX17271/3 receives a stop it does not modify its register pointer.



Figure 10. Reading from a Single Register with the Read Byte Protocol

#### Reading from Sequential Registers

Figure 11 shows the protocol for reading from sequential registers. This protocol is similar to the read byte protocol except the master issues an acknowledge to signal the slave that it wants more data: when the master has all the data it requires it issues a not acknowledge (nA) and a stop (P) to end the transmission.

The continuous read from sequential registers protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a repeated start command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit (R/W = 1). When reading the RTC timekeeping registers, secondary buffers are loaded with the timekeeping register data during this operation.
- 8. The addressed slave asserts an acknowledge by pulling SDA low.
- 9. The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- 10. The master issues an acknowledge (A) signaling the slave that it wishes to receive more data.
- 11. Steps 9 to 10 are repeated as many times as the master requires. Following the last byte of data, the master must issue a not acknowledge (nA) to signal that it wishes to stop receiving data.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

12. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a stop (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

Note that when the MAX77650/MAX77651 receives a stop it does not modify its register pointer.



Figure 11. Reading Continuously from Sequential Registers X to N

#### Engaging HS-mode for operation up to 3.4MHz

Figure 12 shows the protocol for engaging HS-mode operation. HS-mode operation allows for a bus operating speed up to 3.4MHz.

The engaging HS mode protocol is as follows:

- 1. Begin the protocol while operating at a bus speed of 1MHz or lower
- 2. The master sends a start command (S).
- 3. The master sends the 8-bit master code of 0b0000 1XXX where 0bXXX are don't care bits.
- 4. The addressed slave issues a not acknowledge (nA).
- 5. The master may now increase its bus speed up to 3.4MHz and issue any read/write operation.

The master may continue to issue high-speed read/write operations until a stop (P) is issued. To continue operations in high speed mode, use repeated start (Sr).



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

Figure 12. Engaging HS Mode

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Register Map**

#### **REGISTER MAP**

| Address      | Name            | MSB                      |                          |       |       |         |            |              | LSB      |
|--------------|-----------------|--------------------------|--------------------------|-------|-------|---------|------------|--------------|----------|
| REGISTER MAP |                 |                          |                          |       |       |         |            |              |          |
| 0x09         | GLBL_CNFG[7:0]  | _                        | _                        | SWR   | DRV   | /[1:0]  | TIDL       | <u>[1:0]</u> | BIAS OFF |
| 0x10         | GLBL_INT[7:0]   | ON                       | _                        | OVLO  | VOKB  | POKB3   | POKB2      | POKB1        | THI      |
| 0x11         | GLBL_INTM[7:0]  | ONM                      | _                        | OVLOM | VOKM  | РОКВ3М  | POKB2M     | POKB1M       | THIM     |
| 0x29         | CNFG_BB1_A[7:0] |                          | ,                        | `     | TVSIM | O1[7:0] |            |              |          |
| 0x2A         | CNFG_BB1_B[7:0] | ILIM                     | ILIM[1:0] ADE ENCTL[4:0] |       |       |         |            |              |          |
| 0x2B         | CNFG_BB2_A[7:0] |                          |                          |       | TVSIM | O2[7:0] |            |              |          |
| 0x2C         | CNFG_BB2_B[7:0] | ILIM[1:0] ADE ENCTL[4:0] |                          |       |       |         |            |              |          |
| 0x2D         | CNFG_BB3_A[7:0] | TVSIMO3[7:0]             |                          |       |       |         |            |              |          |
| 0x2E         | CNFG_BB3_B[7:0] | ILIM                     | [1:0]                    | ADE   |       |         | ENCTL[4:0] |              | ·        |

# **Register Details**

### GLBL\_CNFG (0x09)

| Bit         | 7 | 6 | 5           | 4      | 3      | 2      | 1      | 0           |
|-------------|---|---|-------------|--------|--------|--------|--------|-------------|
| Field       | _ | _ | SWR         | DRV    | /[1:0] | TIDL   | .[1:0] | BIAS OFF    |
| Reset       | - | - | 0b0         | 0b     | 11     | 0b     | 00     | 0b0         |
| Access Type | _ | _ | Write, Read | Write, | Read   | Write, | Read   | Write, Read |

| Bitfield | Bits | Description                                              | Decode                                                                                                                                                               |
|----------|------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWR      | 5    | Software Auto Restart Enable                             | 0x0: Disable Auto Restart (default)<br>0x1: Enable Auto Restart                                                                                                      |
| DRV      | 4:3  | SIMO Drive Strength setting                              | 0x0: Slowest transition time (best for EMI) 0x1: A little faster than 0x0 0x2: A little faster than 0x1 0x3: Fastest transition time (best for efficiency) (default) |
| TIDL     | 2:1  | Maximum Idle time between pulses when $V_{OUT} < V_{OV}$ | 0x0: 24us (default)<br>0x1: 49us<br>0x2: 70us<br>0x3: 98us                                                                                                           |
| BIAS OFF | 0    | Internal BIAS Disable                                    | 0x0: Turn ON internal BIAS (default) 0x1: Turn OFF internal BIAS                                                                                                     |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### GLBL\_INT (0x10)

| Bit         | 7           | 6 | 5           | 4           | 3           | 2           | 1           | 0           |
|-------------|-------------|---|-------------|-------------|-------------|-------------|-------------|-------------|
| Field       | ON          | _ | OVLO        | VOKB        | POKB3       | POKB2       | POKB1       | THI         |
| Reset       | 0b0         | _ | 0b0         | 0b0         | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | Write, Read | - | Write, Read |

| Bitfield | Bits | Description                          | Decode                                                                                |
|----------|------|--------------------------------------|---------------------------------------------------------------------------------------|
| ON       | 7    | ON pin rising edge Interrupt         | 0x0: No Rising Edge on ON pin detected 0x1: Rising Edge on ON pin detected            |
| OVLO     | 5    | VSUP Supply OVLO Interrupt           | 0x0: No VSUP Overvoltage Interrupt<br>0x1: VSUP Overvoltage Interrupt Detected        |
| VOKB     | 4    | VSUP Undervoltage Interrupt          | 0x0: No VSUP Undervoltage Interrupt<br>0x1: VSUP Undervoltage Interrupt Detected      |
| РОКВ3    | 3    | OUT3 Power Regulation Interrupt      | 0x0: No OUT3 Power Regulation Interrupt 0x1: OUT3 Power Regulation Interrupt Detected |
| POKB2    | 2    | OUT2 Power Regulation Interrupt      | 0x0: No OUT2 Power Regulation Interrupt 0x1: OUT2 Power Regulation Interrupt Detected |
| POKB1    | 1    | OUT1 Power Regulation Interrupt      | 0x0: No OUT1 Power Regulation Interrupt 0x1: OUT1 Power Regulation Interrupt Detected |
| ТНІ      | 0    | Over-Temperature Threshold Interrupt | 0x0: No Over-Temperature Interrupt<br>0x1: Over-Temperature Interrupt Detected        |

## GLBL\_INTM (0x11)

| Bit         | 7           | 6 | 5           | 4           | 3           | 2           | 1           | 0           |
|-------------|-------------|---|-------------|-------------|-------------|-------------|-------------|-------------|
| Field       | ONM         | - | OVLOM       | VOKM        | POKB3M      | POKB2M      | POKB1M      | THIM        |
| Reset       | 0b0         | - | 0b0         | 0b0         | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | Write, Read | - | Write, Read |

| Bitfield | Bits | Description                       | Decode                                                                                         |  |  |
|----------|------|-----------------------------------|------------------------------------------------------------------------------------------------|--|--|
| ONM      | 7    | Mask ON pin rising edge Interrupt | 0x0: Do not mask ON pin rising edge Interrupt (default) 0x1: Mask ON pin rising edge Interrupt |  |  |
| OVLOM    | 5    | Mask VSUP Overvoltage Interrupt   | 0x0: Do not mask VSUP Overvoltage Interrupt (default) 0x1: Mask VSUP Overvoltage Interrupt     |  |  |
| VOKM     | 4    | Mask VSUP Undervoltage Interrupt  | 0x0: Do not mask VSUP Undervoltage Interrupt (default) 0x1: Mask VSUP Undervoltage Interrupt   |  |  |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| Bitfield | Bits | Description                               | Decode                                                                                               |
|----------|------|-------------------------------------------|------------------------------------------------------------------------------------------------------|
| РОКВЗМ   | 3    | Mask OUT3 Power Regulation Interrupt      | 0x0: Do not mask OUT3 Power Regulation Interrupt (default) 0x1: Mask OUT3 Power Regulation Interrupt |
| POKB2M   | 2    | Mask OUT2 Power Regulation Interrupt      | 0x0: Do not mask OUT2 Power Regulation Interrupt (default) 0x1: Mask OUT2 Power Regulation Interrupt |
| POKB1M   | 1    | Mask OUT1 Power Regulation Interrupt      | 0x0: Do not mask OUT1 Power Regulation Fault (default) 0x1: Mask OUT1 Power Regulation Interrupt     |
| ТНІМ     | 0    | Mask Over-Temperature Threshold Interrupt | 0x0: Do not mask Over-Temperature Interrupt (default) 0x1: Mask Over-Temperature Interrupt           |

#### CNFG\_BB1\_A (0x29)

| Bit         | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|--------------|---|---|---|---|---|---|
| Field       |   | TVSIMO1[7:0] |   |   |   |   |   |   |
| Reset       |   | 0x10         |   |   |   |   |   |   |
| Access Type |   | Write, Read  |   |   |   |   |   |   |

| Bitfield | Bits | Description          | Decode                                                                                                                                                 |
|----------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| TVSIMO1  | 7:0  | Set Voltage for OUT1 | TVSIMO1[7] = 0b0 : 1.2V Offset Disabled TVSIMO1[7] = 0b1 : 1.2V Offset Enabled OUT1 = 0.8V + 25mV x TVSIMO1[6:0](decimal) Default Value of OUT1 = 1.2V |

# CNFG\_BB1\_B (0x2A)

| Bit         | 7           | 6 | 5           | 4          | 3 | 2           | 1 | 0 |
|-------------|-------------|---|-------------|------------|---|-------------|---|---|
| Field       | ILIM[1:0]   |   | ADE         | ENCTL[4:0] |   |             |   |   |
| Reset       | 0b11        |   | 0b0         |            |   | 0b00110     |   |   |
| Access Type | Write, Read |   | Write, Read |            |   | Write, Read |   |   |

| Bitfield | Bits | Description                               | Decode                                                                                     |
|----------|------|-------------------------------------------|--------------------------------------------------------------------------------------------|
| ILIM     | 7:6  | LX Peak Current Limit for OUT1            | 0x0: ILIM1 = 1.0A<br>0x1: ILIM1 = 0.7A<br>0x2: ILIM1 = 0.5A<br>0x3: ILIM1 = 0.3A (default) |
| ADE      | 5    | Enable Active Discharge resistor for OUT1 | 0x0: Disable discharge resistor (default) 0x1: Enable discharge resistor                   |
| ENCTL    | 4:0  | Enable Control for OUT1 ENCTL[4:0]        | 0b00000 = OUT1 No Force ON<br>0bXXXX1 = OUT1 Force ON                                      |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| Bitfield | Bits | Description                              | Decode                                                                                          |
|----------|------|------------------------------------------|-------------------------------------------------------------------------------------------------|
|          |      | Power Up Delay for OUT1 ENCTL[4:3]       |                                                                                                 |
|          |      |                                          | 0b00 = 0ms (default)<br>0b01 = 10ms<br>0b10 = 20ms<br>0b11 = 30ms                               |
|          |      | Power Down Delay for OUT1 ENCTL[2]       | 0b0 = (Power Down Delay = 0ms)<br>0b1 = (Power Down Delay = 30ms - Power Up<br>Delay) (default) |
|          |      | Enable Power Sequencer for OUT1 ENCTL[1] | 0b0 = Disable Power Sequencer for OUT1 0b1 = Enable Power Sequencer for OUT1 (default)          |

#### CNFG\_BB2\_A (0x2B)

| Bit         | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|--------------|---|---|---|---|---|---|
| Field       |   | TVSIMO2[7:0] |   |   |   |   |   |   |
| Reset       |   | 0x28         |   |   |   |   |   |   |
| Access Type |   | Write, Read  |   |   |   |   |   |   |

| Bitfield | Bits | Description          | Decode                                                                                                                                                          |
|----------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TVSIMO2  | 7:0  | Set Voltage for OUT2 | TVSIMO2[7] = 0b0 : 1.2V Offset Disabled<br>TVSIMO2[7] = 0b1 : 1.2V Offset Enabled<br>OUT2 = 0.8V + 25mV x TVSIMO2[6:0](decimal)<br>Default Value of OUT2 = 1.8V |

## CNFG\_BB2\_B (0x2C)

| Bit         | 7           | 6 | 5           | 4           | 3 | 2 | 1 | 0 |  |
|-------------|-------------|---|-------------|-------------|---|---|---|---|--|
| Field       | ILIM[1:0]   |   | ADE         | ENCTL[4:0]  |   |   |   |   |  |
| Reset       | 0b01        |   | 0b0         | 0b01110     |   |   |   |   |  |
| Access Type | Write, Read |   | Write, Read | Write, Read |   |   |   |   |  |

| Bitfield | Bits | Description                                   | Decode                                                                                     |
|----------|------|-----------------------------------------------|--------------------------------------------------------------------------------------------|
| ILIM     | 7:6  | LX Peak Current Limit for OUT2                | 0x0: ILIM2 = 1.0A<br>0x1: ILIM2 = 0.7A (default)<br>0x2: ILIM2 = 0.5A<br>0x3: ILIM2 = 0.3A |
| ADE      | 5    | I Enable Active Hischarge registor for Cillia | 0x0: Disable discharge resistor (default)<br>0x1: Enable discharge resistor                |
| ENCTL    | 4:0  |                                               | 0b00000 = OUT2 No Force ON<br>0bXXXX1 = OUT2 Force ON                                      |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| Bitfield | Bits | Description                              | Decode                                                                                          |
|----------|------|------------------------------------------|-------------------------------------------------------------------------------------------------|
|          |      | Power Up Delay for OUT2 ENCTL[4:3]       | 0b00 = 0ms<br>0b01 = 10ms (default)<br>0b10 = 20ms<br>0b11 = 30ms                               |
|          |      | Power Down Delay for OUT2 ENCTL[2]       | 0b0 = (Power Down Delay = 0ms)<br>0b1 = (Power Down Delay = 30ms - Power Up<br>Delay) (default) |
|          |      | Enable Power Sequencer for OUT2 ENCTL[1] | 0b0 = Disable Power Sequencer for OUT2<br>0b1 = Enable Power Sequencer for OUT2 (default)       |

#### CNFG\_BB3\_A (0x2D)

| Bit         | 7            | 6 | 5 | 4      | 3    | 2 | 1 | 0 |
|-------------|--------------|---|---|--------|------|---|---|---|
| Field       | TVSIMO3[7:0] |   |   |        |      |   |   |   |
| Reset       | 0x64         |   |   |        |      |   |   |   |
| Access Type |              |   |   | Write, | Read |   |   |   |

| Bitfield | Bits | Description          | Decode                                                                                                                                                          |
|----------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TVSIMO3  | 7:0  | Set Voltage for OUT3 | TVSIMO3[7] = 0b0 : 1.2V Offset Disabled<br>TVSIMO3[7] = 0b1 : 1.2V Offset Enabled<br>OUT3 = 0.8V + 25mV x TVSIMO3[6:0](decimal)<br>Default Value of OUT3 = 3.3V |

## CNFG\_BB3\_B (0x2E)

| Bit         | 7         | 6    | 5           | 4           | 3 | 2 | 1 | 0 |  |
|-------------|-----------|------|-------------|-------------|---|---|---|---|--|
| Field       | ILIM[1:0] |      | ADE         | ENCTL[4:0]  |   |   |   |   |  |
| Reset       | 0b00 0b0  |      |             | 0b10110     |   |   |   |   |  |
| Access Type | Write,    | Read | Write, Read | Write, Read |   |   |   |   |  |

| Bitfield | Bits | Description                               | Decode                                                                                     |
|----------|------|-------------------------------------------|--------------------------------------------------------------------------------------------|
| ILIM     | 7:6  | LX Peak Current Limit for OUT3            | 0x0: ILIM3 = 1.0A (default)<br>0x1: ILIM3 = 0.7A<br>0x2: ILIM3 = 0.5A<br>0x3: ILIM3 = 0.3A |
| ADE      | 5    | Enable Active Discharge resistor for OUT3 | 0x0: Disable discharge resistor (default) 0x1: Enable discharge resistor                   |
|          |      | Enable Control for OUT3 ENCTL[4:0]        | 0b00000 = OUT3 No Force ON<br>0bXXXX1 = OUT3 Force ON                                      |
| ENCTL    | 4:0  | Power Up Delay for OUT3 ENCTL[4:3]        | 0b00 = 0ms<br>0b01 = 10ms<br>0b10 = 20ms (default)                                         |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

| Bitfield | Bits | Description                              | Decode                                                                                                  |
|----------|------|------------------------------------------|---------------------------------------------------------------------------------------------------------|
|          |      |                                          | 0b11 = 30ms                                                                                             |
|          |      | Power Down Delay for OUT3 ENCT           | 0b0 = (Power Down Delay = Power Up Delay)<br>0b1 = (Power Down Delay = 30ms - Power Up Delay) (default) |
|          |      | Enable Power Sequencer for OUT3 ENCTL[1] | 0b0 = Disable Power Sequencer for OUT3<br>0b1 = Enable Power Sequencer for OUT3 (default)               |

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

### **Applications Information**

#### **Maximum Output Power**

Because the SIMO shares one inductor between three outputs, the maximum power available at any one output is a function of the power being used by the other two outputs. In order to determine if a set of output voltages and loads can be supported, it is necessary to calculate the duty for each output, and to guarantee that the total is less than 100%. The sum of the duties is called Utilization (U).

$$U = Duty_{(1)} + Duty_{(2)} + Duty_{(3)}$$
 (Equation 3)

The duty for one output is simply the percentage of switching time required to maintain that output at a given load. The duty is a function of the maximum load,

$$Duty_{(n)} = I_{LOAD(n)} / I_{MAX(n)}$$
(Equation 4)

where the maximum load is determined by the peak inductor current limit,  $I_{LX\_PEAK(n),\cdot}$ , the input and output voltages,  $V_{IN}$  and  $V_{OUT(n),\cdot}$  and the converter efficiency,  $Eff_{(n)}$ .

$$I_{MAX(n)} = (I_{LX}_{PEAK(n)} / 2) * Eff_{(n)} / (1 + V_{OUT(n)} / V_{IN})$$
 (Equation 5)

The peak inductor current can be set differently for each output in order to trade max output current for efficiency, explaining why a "(n)" is added to the variable names.

**Example:** We might like to determine if the following set of loads can be supported, assuming a 2.7V minimum input and a 1A LX peak current for all outputs

We calculate the maximum output currents, assuming reasonable efficiencies

Utilized capacity (U) is calculated as:

$$U = \frac{I_{\text{OUT1}}}{I_{\text{MAX1}}} + \frac{I_{\text{OUT2}}}{I_{\text{MAX2}}} + \frac{I_{\text{OUT3}}}{I_{\text{MAX3}}}$$

U should be less than 100%, otherwise the outputs will be under regulated.

Since U < 100%, this combination of loads can be supported.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **SIMO Available Output Current**

The available output current on a given SIMO channel is a function of the input voltage, output voltage, the peak current limit setting, and the output current of the other SIMO channels.

Table 4 shows typical output currents for common applications where the utilized capacity has been calculated based on Equation 3.

Table 7.: SIMO Available Output Current for Common **Applications** 

| PARAMETERS           | EXAMPLE 1       | EXAMPLE 2       | EXAMPLE 3        |  |
|----------------------|-----------------|-----------------|------------------|--|
| V <sub>IN_MIN</sub>  | 2.7V            | 3.2V            | 3.4V             |  |
| OUT1                 | 1V at 75mA      | 1V at 50mA      | 1V at 50mA       |  |
| OUT2                 | 1.2V at<br>50mA | 1.2V at<br>75mA | 1.2V at<br>150mA |  |
| OUT3                 | 1.8V at 25mA    | 5V at 25mA      | 1.5V at<br>100mA |  |
| I <sub>LIM1</sub>    | 0.5A            | 0.5A            | 0.5A             |  |
| I <sub>LIM2</sub>    | 0.5A            | 0.5A            | 0.7A             |  |
| I <sub>LIM3</sub>    | 1A              | 1A              | 1A               |  |
| Utilized<br>Capacity | 91.6%           | 92.9%           | 88.4%            |  |

 $ESR\_C_{OUT} = 5m\Omega$ , L = 2.2 $\mu$ H, DCR =  $100m\Omega$ 

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Inductor Selection**

Choose a  $2.2\mu H$  inductor with a saturation current that is greater than the the maximum peak current limit setting that is used for all of the SIMO buck-boost channels ( $I_{LIM}$ ). For example, if the 3-channel SIMO buck-boost has programmed peak current limit settings of 0.5A, 0.7A, and 1A, then choose the saturation current to be greater than 1A.

Choose the RMS current rating of the inductor (typically the current at which the temperature rises appreciably) based on the expected load currents for the system. For systems where the expected load currents are not well known, you can choose the RMS current to be at least 60% of the max value associated with the maximum peak current limit setting for all of the SIMO buck-boost channels (I<sub>LIM</sub>). 60% of the max value is a safe choice because the SIMO buck-boost regulator implements a discontinuous conduction mode (DCM) control scheme, which returns the inductor current to zero each cycle.

Consider the DC-resistance (DCR), AC-resistance (ACR) and solution size of the inductor. Typically, smaller sized inductors have larger DCR and ACR that reduces efficiency and the available output current. Note that many inductor manufacturers have inductor families which contain different versions of core material in order to balance trade offs between DCR and ACR (i.e. core losses).

See Table 5 for a list of recommended inductors. Inductor technology may have advanced since the date on which this table was generated, so it may no longer represent thebest market offerings.

| MANUFACTURER | PART NUMBER     | L (µH) | ISAT (A) | IRMS (A) | max DCR (mΩ) | X (mm) | Y (mm) | Z (mm) |
|--------------|-----------------|--------|----------|----------|--------------|--------|--------|--------|
| MURATA       | DFM18PAN2R2MG0L | 2.2    | 1.4      | 0.9      | 390          | 1.6    | 0.8    | 1      |
| MURATA       | DFE201208S-2R2M | 2.2    | 1.8      | 1.4      | 204          | 2      | 1.2    | 0.8    |
| MURATA       | DFE201612E-2R2M | 2.2    | 2.4      | 1.8      | 116          | 2      | 1.6    | 1.2    |
| WURTH        | 74479299222     | 2.2    | 3.5      | 2.1      | 106          | 2.5    | 3.2    | 1.2    |
| COILCRAFT    | XFL4020-222ME   | 2.2    | 3.7      | 8        | 23.5         | 4      | 4      | 2.1    |
| WURTH        | 74438357022     | 2.2    | 7        | 5.2      | 26           | 4.1    | 4.1    | 3.1    |

Table 8. Recommended Inductors

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Input Capacitor Selection**

Choose the input bypass capacitance ( $C_{IN}$ ) to be  $10\mu F$ . Larger values of  $C_{IN}$  improve the decoupling for the SIMO regulator.

 $C_{IN}$  reduces the current peaks drawn from the battery or input power source during SIMO regulator operation and reduces switching noise in the system. The ESR/ESL of the input capacitor should be very low (i.e.,  $\leq 5m\Omega + \leq 500$ pH) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

To fully utilize the available input voltage range of the SIMO (5.5V max), use a 6.3V capacitor voltage rating.

VPWR is a critical discontinuous current path that requires careful bypassing. When the SIMO detects that an output is below its regulation threshold, a switching cycle begins and the VPWR current ramps up as a function of the input voltage and inductor (di/dt =  $V_{IN}/L$ ) until it reaches the peak current limit (I<sub>LIM</sub>). Once I<sub>LIM</sub> is reached, the VPWR current falls to zero rapidly (~5ns). This rapid current decrease makes the parasitic inductance in the PGND to input capacitor to VPWR path critical. In the PCB layout, place C<sub>IN</sub> as close as possible to the power pins (VPWR and PGND) to minimize parasitic inductance. If making connections to the input capacitor through vias, ensure that the vias are rated for the expected input current so they do not contribute excess inductance and resistance between the bypass capacitor and the power pins.

#### **Boost Capacitor Selection**

Choose the boost capacitance ( $C_{BST}$ ) to be 3.3nF. Smaller values of  $C_{BST}$  (< 1nF) result in insufficient gate drive for the output FETs M3\_x. Larger values of CBST (> 10nF) have the potential to degrade the startup performance. Ceramic capacitors with 0201 or 0402 case size are recommended. The voltage rating for  $C_{BST}$  should be greater than or equal to 6.3V.

#### **Output Capacitor Selection**

Choose each output bypass capacitance ( $C_{OUT_X}$ ) based on the desired output voltage ripple. Larger values of  $C_{OUT_X}$  improve the output voltage ripple but increase the input surge currents during soft-start and output voltage changes. The output voltage ripple is a function of the inductance, the output voltage, and the peak current limit setting.

 $C_{OUTx}$  is required to keep the output voltage ripple small. The impedance of the output capacitor (ESR, ESL) should be very low (i.e.,  $\leq 5m\Omega + \leq 500pH$ ) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

A capacitor's effective capacitance decreases with increased DC bias voltage. This effect is more pronounced as capacitor case sizes decrease. Due to this characteristic, it is possible for an 0603 case size capacitor to perform well, while an 0402 case size capacitor of the same value performs poorly. The SIMO regulator is stable with low output capacitance ( $1\mu$ F) but the output voltage ripple would be large; consider the effective output capacitance value after initial tolerance, bias voltage, aging, and temperature derating.

OUTx is a critical discontinuous current path that requires careful bypassing. When the SIMO detects that an output is below its target, it charges the inductor to a peak current limit ( $I_{LIM}$ ) and then discharges that inductor into the output. At the moment the charge is applied to the output, the current increases rapidly and then decays relatively slowly (di/dt =  $V_{OUT}/L$ ). This rapid current increase makes the parasitic inductance in the OUTx to output capacitor to PGND path critical. In the PCB layout, place  $C_{OUTx}$  as close as possible to OUTx and PGND to minimize parasitic inductance. If making connections to the output capacitor through vias, ensure that the vias are rated for the expected output current so they do not contribute excess inductance and resistance.

# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

#### **Unused Outputs**

Do not leave unused outputs unconnected. If an output left floating is accidentally enabled, inductor current will dump into an open pin, and the output voltage will soar above the absolute maximum rating, potentially causing damage to the device. If the unused output is guaranteed to be always disabled, connect that output to ground. If an unused output can be enabled at any point during operation (such as startup or accidental software access), then implement one of the following:

- Bypass the unused output with a 1uF ceramic capacitor to ground.
- 2. Connect the unused output to the power input (VPWR). This connection is beneficial because it does not require an external component for the unused output. The power input and its capacitance receives the energy packets when the regulator is enabled and V<sub>IN</sub> is below the target output voltage of the unused output. Circulating the energy back to the power input ensures that the unused output voltage does not fly high.
  - Note that the active discharge resistor of the unused output should be disabled (ADE = 0).
- 3. Connect the unused output to another power output that is above the target voltage of the unused output. In the same way as the option listed above, this connection is beneficial because it does not require an external component for the unused output. Unlike the option above, this connection is preferred in cases where the unused output voltage bias level is always above the unused output voltage target because no energy packages are provided to the unused output.
  - Note that the active discharge resistor of the unused output should be disabled (ADE = 0).

# **Typical Application Circuits**

#### **Typical Application Circuit**



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator



# nanoPower Triple/Dual-Output Single Inductor Multiple-Output (SIMO) Buck-Boost Regulator

# **Ordering Information**

| Part Number   | Temperature<br>Range | Number of<br>Outputs | Pin-Package                     | Features                                                     |
|---------------|----------------------|----------------------|---------------------------------|--------------------------------------------------------------|
| MAX17270ETE+  | -40°C to +85°C       | 3                    | 16 pin, 3x3mm <sup>2</sup> TQFN | Enable Inputs, Resistor Configurable                         |
| MAX17271ETE+* | -40°C to +85°C       | 3                    | 16 pin, 3x3mm <sup>2</sup> TQFN | l <sup>2</sup> C Configurable, Pushbutton Input, RSTB Output |
| MAX17272ETE+* | -40°C to +85°C       | 2                    | 16 pin, 3x3mm <sup>2</sup> TQFN | Enable Inputs, Resistor Configurable                         |
| MAX17273ETE+* | -40°C to +85°C       | 2                    | 16 pin, 3x3mm <sup>2</sup> TQFN | l <sup>2</sup> C Configurable, Pushbutton Input, RSTB Output |
| MAX17270ENE+* | -40°C to +85°C       | 3                    | 4x4 bump, 0.4mm Pitch WLP       | Enable Inputs, Resistor Configurable                         |
| MAX17271ENE+* | -40°C to +85°C       | 3                    | 4x4 bump, 0.4mm Pitch WLP       | l <sup>2</sup> C Configurable, Pushbutton Input, RSTB Output |
| MAX17272ENE+* | -40°C to +85°C       | 2                    | 4x4 bump, 0.4mm Pitch WLP       | Enable Inputs, Resistor Configurable                         |
| MAX17273ENE+* | -40°C to +85°C       | 2                    | 4x4 bump, 0.4mm Pitch WLP       | l <sup>2</sup> C Configurable, Pushbutton Input, RSTB Output |

<sup>\*</sup> Denotes future product.

T Denotes tape-and-reel.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.